To all our customers

# Regarding the change of names mentioned in the document, such as Mitsubishi Electric and Mitsubishi XX, to Renesas Technology Corp.

The semiconductor operations of Hitachi and Mitsubishi Electric were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Mitsubishi Electric, Mitsubishi Electric Corporation, Mitsubishi Semiconductors, and other Mitsubishi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself.

Note : Mitsubishi Electric will continue the business operations of high frequency & optical devices and power devices.

Renesas Technology Corp. Customer Support Dept. April 1, 2003



## MITSUBISHI 8-BIT SINGLE-CHIP MICROCOMPUTER 740 FAMILY / 38000 SERIES



 $\sim$ 



Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap.

### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party.
- Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts or circuit application examples contained in these materials.
- All information contained in these materials, including product data, diagrams and charts, represent information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein.
- Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in whole or in part these materials.
- If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of JAPAN and/or the country of destination is prohibited.
- Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein.

# Preface

This user's manual describes Mitsubishi's CMOS 8bit microcomputers 3825 Group.

After reading this manual, the user should have a through knowledge of the functions and features of the 3825 Group, and should be able to fully utilize the product. The manual starts with specifications and ends with application examples.

For details of software, refer to the "SERIES 740 <SOFTWARE> USER'S MANUAL."

### **BEFORE USING THIS USER'S MANUAL**

This user's manual consists of the following three chapters. Refer to the chapter appropriate to your conditions, such as hardware design or software development.

### 1. Organization

• CHAPTER 1 HARDWARE

This chapter describes features of the microcomputer, operation of each peripheral function and electric characteristics.

### • CHAPTER 2 APPLICATION

This chapter describes usage and application examples of peripheral functions, based mainly on setting examples of related registers.

### CHAPTER 3 APPENDIX

This chapter includes precautions for systems development using the microcomputer, a list of control registers, the masking confirmation forms (mask ROM version), ROM programming confirmation forms (One Time PROM version) and mark specification forms which are to be submitted when ordering.

### 2. Structure of register

The figure of each register structure describes its functions, contents at reset, and attributes as follows :

| b5 b4 b3 b2 b1 b0                  | 1                                    | Values immediately after                                                                                      |                                                                                                                                                    | lote 1)  |            |
|------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|
|                                    |                                      | U mode register (CPUM) [Address:3B                                                                            | 16]                                                                                                                                                | $\succ$  | $\searrow$ |
|                                    | В                                    | Name                                                                                                          | Functions                                                                                                                                          | At reset | RW         |
|                                    | Þ                                    | Processor mode bits                                                                                           | 00: Single-chip mode                                                                                                                               |          | 2          |
|                                    | 1                                    |                                                                                                               | 10:<br>11:<br>11:<br>Not available                                                                                                                 | 0        |            |
|                                    | 2                                    | Stack page selection bit                                                                                      | 0 : 0 page<br>1 : 1 page                                                                                                                           | 0        | OC         |
|                                    | 3                                    | Fix this bit to "1."                                                                                          |                                                                                                                                                    | 1        | 1 1        |
| · ·····                            |                                      | Port Xc switch bit                                                                                            | 0 : I/O port<br>1 : Хсіх, Хсоит                                                                                                                    | 0        | O¦x        |
| L                                  | 5                                    | Main clock (XIN–XOUT) stop bit                                                                                | 0 : Oscillating<br>1 : Stopped                                                                                                                     | 0        | 000        |
|                                    | 6                                    | Main clock division ratio<br>selection bit                                                                    | 0 : f(X <sub>IN</sub> )/2<br>(high-speed mode)<br>1 : f(X <sub>IN</sub> )/8<br>(middle-speed mode)                                                 | 1        | 0 0        |
|                                    | 7                                    | Internal system clock selection bit                                                                           | 0 : X <sub>IN</sub> -X <sub>OUT</sub> selected<br>(middle/high-speed mode)<br>1 : X <sub>CIN</sub> -X <sub>COUT</sub> selected<br>(low-speed mode) | 0        | 0 0        |
| 0 ·····"(<br>1 ·····"1<br>? ·····U | ediat<br>)" at r<br>I" at r<br>ndefi | ely after reset release<br>reset release<br>ned or reset release<br>. The attributes of control register bits | d for control of the corre                                                                                                                         | ·        | -          |
|                                    | а                                    | nd read and write. In the figure, these                                                                       | attributes are represent                                                                                                                           |          |            |
| RF                                 |                                      | W W                                                                                                           |                                                                                                                                                    |          |            |
| (                                  | κ                                    | ·· Read disabled X                                                                                            | <ol> <li>Write enabled</li> <li>Write disabled</li> <li>Only "0" write enabled</li> </ol>                                                          | abled    |            |

# **Table of contents**

### CHAPTER 1. HARDWARE

| DESCRIPTION                                              | 1-2  |
|----------------------------------------------------------|------|
| FEATURES                                                 | 1-2  |
| APPLICATIONS                                             | 1-2  |
| PIN CONFIGURATION (TOP VIEW)                             | 1-3  |
| FUNCTIONAL BLOCK DIAGRAM (Package: 100P6S-A)             | 1-4  |
| PIN DESCRIPTION                                          | 1-5  |
| PART NUMBERING                                           | 1-7  |
| GROUP EXPANSION                                          |      |
| GROUP EXPANSION (EXTENDED OPERATING TEMPERATURE VERSION) | 1-9  |
| FUNCTIONAL DESCRIPTION                                   | 1-10 |
| Central Processing Unit (CPU)                            |      |
| CPU Mode Register                                        |      |
| MEMORY                                                   |      |
| Special Function Register (SFR) Area                     |      |
| RAM                                                      |      |
| ROM                                                      |      |
| Interrupt Vector Area                                    |      |
| Zero Page                                                |      |
| Special Page                                             |      |
| I/O PORTS                                                |      |
| Direction Registers                                      |      |
| Port P1 Output Control Register                          |      |
| Pull-up/Pull-down Control                                |      |
| INTERRUPTS                                               |      |
| Interrupt Control                                        |      |
| Interrupt Operation                                      |      |
| Notes on Use                                             |      |
| Key Input Interrupt (Key-on Wake up)                     |      |
| TIMERS                                                   |      |
| Timer X                                                  |      |
| Timer X Write Control                                    |      |
| Note on CNTR0 Interrupt Active Edge Selection            |      |
| Real Time Port Control                                   |      |
| Timer Y                                                  |      |
| Note on CNTR1 Interrupt Active Edge Selection            |      |
| Timer 1, Timer 2, Timer 3                                |      |
| Timer 2 Write Control                                    |      |
| Timer 2 Output Control                                   |      |
| Note on Timer 1 to Timer 3                               |      |
| SERIAL I/O                                               |      |
| Clock Synchronous Serial I/O Mode                        |      |
| Asynchronous Serial I/O (UART) Mode                      |      |
| Serial I/O Control Register (SIOCON) 001A16              |      |
| UART Control Register (UARTCON) 001B16                   |      |
| Serial I/O Status Register (SIOSTS) 001916               |      |
| Transmit Buffer/Receive Buffer Register (TB/RB) 001816   |      |
| Baud Rate Generator (BRG) 001C16                         | 1-26 |

| A-D CONVERTER                                                             | 1-28 |
|---------------------------------------------------------------------------|------|
| A-D Conversion Register (AD) 003516                                       | 1-28 |
| A-D Control Register (ADCON) 003416                                       | 1-28 |
| Comparison Voltage Generator                                              | 1-28 |
| Channel Selector                                                          |      |
| Comparator and Control Circuit                                            | 1-28 |
| LCD DRIVE CONTROL CIRCUIT                                                 | 1-29 |
| Voltage Multiplier (3 Times)                                              | 1-31 |
| Bias Control and Applied Voltage to LCD Power Input Pins                  | 1-31 |
| Common Pin and Duty Ratio Control                                         | 1-31 |
| LCD Display RAM                                                           | 1-32 |
| LCD Drive Timing                                                          |      |
| CLOCK OUTPUT FUNCTION                                                     |      |
| Selection of Input/Output Ports and Clock Output Function                 | 1-35 |
| Selection of Output Clock Frequency                                       | 1-35 |
| RESET CIRCUIT                                                             |      |
| CLOCK GENERATING CIRCUIT                                                  | 1-38 |
| Frequency Control                                                         | 1-38 |
| Oscillation Control                                                       |      |
| NOTES ON PROGRAMMING                                                      | 1-41 |
| Processor Status Register                                                 | 1-41 |
| Interrupt                                                                 | 1-41 |
| Decimal Calculations                                                      | 1-41 |
| Timers                                                                    | 1-41 |
| Multiplication and Division Instructions                                  | 1-41 |
| Ports                                                                     | 1-41 |
| Serial I/O                                                                | 1-41 |
| A-D Converter                                                             | 1-41 |
| Instruction Execution Time                                                |      |
| DATA REQUIRED FOR MASK ORDERS                                             | 1-42 |
| ROM PROGRAMMIG METHOD1                                                    |      |
| ABSOLUTE MAXIMUM RATINGS                                                  | 1-43 |
| RECOMMENDED OPERATING CONDITIONS                                          | 1-43 |
| ELECTRICAL CHARACTERISTICS                                                | 1-45 |
| A-D CONVERTER CHARACTERISTICS                                             | 1-47 |
| TIMING REQUIREMENTS 1                                                     | 1-48 |
| TIMING REQUIREMENTS 2                                                     |      |
| SWITCHING CHARACTERISTICS 1                                               | 1-49 |
| SWITCHING CHARACTERISTICS 2                                               |      |
| ABSOLUTE MAXIMUM RATINGS (Extended Operating Temperature Version)         | 1-50 |
| RECOMMENDED OPERATING CONDITIONS (Extended Operating Temperature Version) |      |
| ELECTRICAL CHARACTERISTICS (Extended Operating Temperature Version)       | 1-52 |
| A-D CONVERTER CHARACTERISTICS (Extended Operating Temperature Version)    |      |
| TIMING REQUIREMENTS 1 (Extended Operating Temperature Version)            |      |
| TIMING REQUIREMENTS 2 (Extended Operating Temperature Version)            |      |
| SWITCHING CHARACTERISTICS 1 (Extended Operating Temperature Version)      |      |
| SWITCHING CHARACTERISTICS 2 (Extended Operating Temperature Version)      |      |
| TIMING DIAGRAM                                                            | 1-56 |

### CHAPTER 2. APPLICATION

| 2.1 I/O pins               |  |
|----------------------------|--|
| 2.1.1 I/O ports            |  |
| 2.1.2 Function pins        |  |
| 2.1.3 Application examples |  |
| 2.1.4 Notes on use         |  |

| 2.2 | Interrupts                                                                | 2-15    |
|-----|---------------------------------------------------------------------------|---------|
|     | 2.2.1 Explanation of operations                                           | 2-15    |
|     | 2.2.2 Control                                                             |         |
|     | 2.2.3 Related registers                                                   |         |
|     | 2.2.4 INT interrupts                                                      |         |
|     | 2.2.5 Key input interrupt                                                 |         |
|     | 2.2.6 Notes on use                                                        |         |
| 2 2 | Timer X and timer Y                                                       |         |
| 2.5 | 2.3.1 Explanation of timer X operations                                   |         |
|     |                                                                           |         |
|     | 2.3.2 Explanation of timer Y operations                                   |         |
|     | 2.3.3 Related registers                                                   |         |
|     | 2.3.4 Register setting example                                            |         |
|     | 2.3.5 Application examples                                                |         |
|     | 2.3.6 Notes on use                                                        |         |
| 2.4 | Timer 1, timer 2, and timer 3                                             |         |
|     | 2.4.1 Explanation of operations                                           |         |
|     | 2.4.2 Related registers                                                   |         |
|     | 2.4.3 Register setting example                                            |         |
|     | 2.4.4 Application example                                                 |         |
|     | 2.4.5 Notes on use                                                        |         |
| 2.5 | Serial I/O                                                                |         |
|     | 2.5.1 Explanation of operations                                           |         |
|     | 2.5.2 Pins                                                                |         |
|     | 2.5.3 Related registers                                                   | . 2-120 |
|     | 2.5.4 Register setting example                                            |         |
|     | 2.5.5 Notes on use                                                        | .2-138  |
| 2.6 | A-D converter                                                             | 2-140   |
|     | 2.6.1 Explanation of operations                                           | .2-140  |
|     | 2.6.2 Conversion method                                                   | .2-141  |
|     | 2.6.3 Pins                                                                | .2-145  |
|     | 2.6.4 Related registers                                                   | .2-146  |
|     | 2.6.5 Measuring various A-D converter standard characteristics            | .2-154  |
|     | 2.6.6 Register setting example                                            | .2-156  |
|     | 2.6.7 Application example                                                 |         |
|     | 2.6.8 Notes on use                                                        | .2-163  |
| 2.7 | LCD drive control circuit                                                 |         |
|     | 2.7.1 Explanation of operations                                           | .2-164  |
|     | 2.7.2 Pins                                                                |         |
|     | 2.7.3 Related registers                                                   |         |
|     | 2.7.4 Register setting example                                            |         |
|     | 2.7.5 Application examples                                                |         |
|     | 2.7.6 Notes on use                                                        |         |
| 28  | Standby function                                                          |         |
| 2.0 | 2.8.1 Stop mode                                                           |         |
|     | 2.8.2 Wait mode                                                           |         |
|     | 2.8.3 State transitions of internal clock $\phi$                          |         |
| 29  | Reset                                                                     |         |
| 2.5 | 2.9.1 Explanation of operations                                           |         |
|     | 2.9.2 Internal state of the microcomputer immediately after reset release |         |
|     | 2.9.3 Reset circuit                                                       |         |
|     | 2.9.4 Notes on the RESET pin                                              |         |
| 24  | 2.9.4 Notes on the RESET pin                                              |         |
| 2.1 |                                                                           |         |
|     | 2.10.1 Oscillation circuit                                                |         |
|     | 2.10.2 Internal clock φ                                                   |         |
|     | 2.10.3 Oscillating operation                                              |         |
|     | 2.10.4 Oscillation stabilizing time                                       | .2-202  |

### CHAPTER 3. APPENDIX

| 3.1 | Built-in PROM version                                                                          |      |
|-----|------------------------------------------------------------------------------------------------|------|
|     | 3.1.1 Product expansion                                                                        | 3-2  |
|     | 3.1.2 Performance overview                                                                     | 3-3  |
|     | 3.1.3 Pin configuration                                                                        | 3-4  |
|     | 3.1.4 Functional block diagram                                                                 | 3-7  |
|     | 3.1.5 Notes on use                                                                             |      |
| 3.2 | Countermeasures against noise                                                                  | 3-10 |
|     | 3.2.1 Shortest wiring length                                                                   | 3-10 |
|     | 3.2.2 Connection of a bypass capacitor across the Vss line and the Vcc line                    | 3-11 |
|     | 3.2.3 Wiring to analog input pins                                                              |      |
|     | 3.2.4 Oscillator concerns                                                                      |      |
|     | 3.2.5 Installing an oscillator away from signal lines where potential levels change frequently |      |
|     | 3.2.6 Oscillator protection using Vss pattern                                                  |      |
|     | 3.2.7 Set up for I/O ports                                                                     |      |
|     | 3.2.8 Providing of watchdog timer function by software                                         |      |
|     | Control registers                                                                              |      |
|     | List of instruction codes                                                                      |      |
|     | Machine instructions                                                                           |      |
|     | Mask ROM ordering method                                                                       |      |
|     | Mark specification form                                                                        |      |
|     | Package outlines                                                                               |      |
|     | 0 Pin configuration                                                                            |      |
|     |                                                                                                |      |
|     |                                                                                                |      |

# List of figures

### CHAPTER 1. HARDWARE

| Fig. 1 Pin configuration of M38254M6-XXXFP                                          |      |
|-------------------------------------------------------------------------------------|------|
| Fig. 2 Pin configuration of M38254M6-XXXGP                                          |      |
| Fig. 3 Function block diagram                                                       |      |
| Fig. 4 Part numbering                                                               |      |
| Fig. 5 Memory expansion plan (1)                                                    |      |
| Fig. 6 Memory expansion plan (2)                                                    |      |
| Fig. 7 Structure of CPU mode register                                               |      |
| Fig. 8 Memory map diagram                                                           |      |
| Fig. 9 Memory map of special function register (SFR)                                |      |
| Fig. 10 Structure of PULL register A and PULL register B                            |      |
| Fig. 11 Port block diagram (1)                                                      |      |
| Fig. 12 Port block diagram (2)                                                      |      |
| Fig. 13 Interrupt control                                                           |      |
| Fig. 14 Structure of interrupt-related registers                                    |      |
| Fig. 15 Connection example when using key input interrupt and port P2 block diagram |      |
| Fig. 16 Timer block diagram                                                         |      |
| Fig. 17 Structure of timer X mode register                                          |      |
| Fig. 18 Structure of timer Y mode register                                          |      |
| Fig. 19 Structure of timer 123 mode register                                        | 1-23 |
| Fig. 20 Block diagram of clock synchronous serial I/O                               |      |
| Fig. 21 Operation of clock synchronous serial I/O function                          | 1-24 |
| Fig. 22 Block diagram of UART serial I/O                                            | 1-25 |
| Fig. 23 Operation of UART serial I/O function                                       |      |
| Fig. 24 Structure of serial I/O control registers                                   | 1-27 |
| Fig. 25 Structure of A-D control register                                           | 1-28 |
| Fig. 26 A-D converter block diagram                                                 | 1-28 |
| Fig. 27 Structure of segment output enable register and LCD mode register           | 1-29 |
| Fig. 28 Block diagram of LCD controller/driver                                      | 1-30 |
| Fig. 29 Example of circuit at each bias                                             | 1-31 |
| Fig. 30 LCD display RAM map                                                         | 1-32 |
| Fig. 31 LCD drive waveform (1/2 bias)                                               | 1-33 |
| Fig. 32 LCD drive waveform (1/3 bias)                                               | 1-34 |
| Fig. 33 Structure of clock output control register                                  | 1-35 |
| Fig. 34 Clock output function block diagram                                         | 1-35 |
| Fig. 35 Example of reset circuit                                                    | 1-36 |
| Fig. 36 Internal state of microcomputer immediately after reset                     | 1-36 |
| Fig. 37 Reset sequence                                                              | 1-37 |
| Fig. 38 Ceramic resonator circuit                                                   | 1-38 |
| Fig. 39 External clock input circuit                                                | 1-38 |
| Fig. 40 Clock generating circuit block diagram                                      | 1-39 |
| Fig. 41 State transitions of internal clock of                                      |      |
| Fig. 42 Programming and testing of One Time PROM version                            |      |
| Fig. 43 Circuit for measuring output switching characteristics                      |      |
| Fig. 44 Timing diagram                                                              |      |
|                                                                                     |      |

### CHAPTER 2. APPLICATION

| Fig. 2.1.1 I/O port write and read                                                                   |      |
|------------------------------------------------------------------------------------------------------|------|
| Fig. 2.1.2 Structure of port Pi (i = 2, 4 to 8) direction register                                   | 2-3  |
| Fig. 2.1.3 Structure of port P1 output control register                                              | 2-4  |
| Fig. 2.1.4 Port direction register setting example                                                   | 2-5  |
| Fig. 2.1.5 Structure of port P1 output control register                                              |      |
| Fig. 2.1.6 Structure of PULL register A                                                              | 2-6  |
| Fig. 2.1.7 Structure of PULL register B                                                              | 2-6  |
| Fig. 2.1.8 Connection example 1 for key input                                                        | 2-8  |
| Fig. 2.1.9 Key input control procedure 1                                                             |      |
| Fig. 2.1.10 Timing diagram 1 where switch A is pressed                                               | 2-9  |
| Fig. 2.1.11 Connection example 2 for key input                                                       | 2-10 |
| Fig. 2.1.12 Key input control procedure 2                                                            |      |
| Fig. 2.1.13 Timing diagram 2 where switch A is pressed                                               | 2-11 |
| Fig. 2.2.1 Interrupt operation diagram                                                               | 2-15 |
| Fig. 2.2.2 Changes of stack pointer and program counter upon acceptance of interrupt request .       | 2-17 |
| Fig. 2.2.3 Processing time up to execution of interrupt processing routine                           | 2-18 |
| Fig. 2.2.4 Timing after acceptance of interrupt request                                              | 2-18 |
| Fig. 2.2.5 Interrupt control diagram                                                                 |      |
| Fig. 2.2.6 Example of multiple interrupts                                                            |      |
| Fig. 2.2.7 Memory allocation of interrupt-related registers                                          |      |
| Fig. 2.2.8 Structure of interrupt edge selection register                                            |      |
| Fig. 2.2.9 Structure of interrupt request register 1                                                 |      |
| Fig. 2.2.10 Structure of interrupt request register 2                                                |      |
| Fig. 2.2.11 Structure of interrupt control register 1                                                |      |
| Fig. 2.2.12 Structure of interrupt control register 2                                                |      |
| Fig. 2.2.13 Structure of processor status register                                                   |      |
| Fig. 2.2.14 Structure of interrupt edge selection register                                           |      |
| Fig. 2.2.15 Connection example when key input interrupt is used, and port P2 block diagram           |      |
| Fig. 2.2.16 Setting values (corresponding to Figure 2.2.15) of key input interrupt-related registers |      |
| Fig. 2.2.17 Register setting example                                                                 |      |
| Fig. 2.3.1 Timer mode operation example                                                              |      |
| Fig. 2.3.2 Pulse output mode operation example                                                       |      |
| Fig. 2.3.3 Event counter mode operation example                                                      |      |
| Fig. 2.3.4 Pulse width measurement mode operation example                                            |      |
| Fig. 2.3.5 Timer mode operation example with real time port function                                 |      |
| Fig. 2.3.6 Timer mode operation example                                                              |      |
| Fig. 2.3.7 Period measurement mode operation example                                                 |      |
| Fig. 2.3.8 Event counter mode operation example                                                      |      |
| Fig. 2.3.9 Pulse width HL continuously measurement mode operation example                            |      |
| Fig. 2.3.10 Memory allocation of timer X- and the timer Y-related registers                          |      |
| Fig. 2.3.11 Structure of port P5 direction register                                                  |      |
| Fig. 2.3.12 Structure of timer X latch                                                               |      |
| Fig. 2.3.13 Structure of timer X counter                                                             |      |
| Fig. 2.3.14 Structure of timer Y latch                                                               |      |
| Fig. 2.3.15 Structure of timer Y counter                                                             |      |
| Fig. 2.3.16 Structure of timer X mode register                                                       |      |
| Fig. 2.3.17 Structure of timer Y mode register                                                       |      |
| Fig. 2.3.18 Structure of interrupt request register 1                                                |      |
| Fig. 2.3.19 Structure of interrupt request register 2                                                |      |
| Fig. 2.3.20 Structure of interrupt control register 1                                                |      |
| Fig. 2.3.20 Structure of interrupt control register 2                                                |      |
| Fig. 2.3.22 Example of setting registers for using timer mode                                        |      |
| Fig. 2.3.22 Example of setting registers for using fulse output mode                                 |      |
| Fig. 2.3.24 Example of setting registers for using pulse output mode                                 |      |
| Fig. 2.3.24 Example of setting registers for using pulse width measurement mode                      |      |
| Fig. 2.3.26 Example of setting registers for using RTP                                               |      |
| ו וע. ב.ס.בט באמוווףופ טו שבונווע ובעושובוש וטו עשווע הדר                                            | ∠-09 |

## List of figures

| Fig. 2.3.27 Example of setting registers for using timer mode                                      |        |
|----------------------------------------------------------------------------------------------------|--------|
| Fig. 2.3.28 Example of setting registers for using period measurement mode                         |        |
| Fig. 2.3.29 Example of setting registers for using event counter mode                              |        |
| Fig. 2.3.30 Example of setting registers for using pulse width HL continuously measurement mode    |        |
| Fig. 2.3.31 Example of peripheral circuit                                                          | 2-74   |
| Fig. 2.3.32 Connection of timer and setting of division ratio                                      | 2-74   |
| Fig. 2.3.33 Setting of related registers                                                           |        |
| Fig. 2.3.34 Control procedure                                                                      |        |
| Fig. 2.3.35 Example of peripheral circuit                                                          |        |
| Fig. 2.3.36 Setting of related registers                                                           |        |
| Fig. 2.3.37 Ringer signal waveform                                                                 |        |
| Fig. 2.3.38 Operation timing when ringing pulse is input                                           |        |
| Fig. 2.3.39 Control procedure                                                                      |        |
| Fig. 2.3.40 Application connection example when RTP is used                                        |        |
| Fig. 2.3.41 RTP output example                                                                     |        |
| Fig. 2.3.42 Timer X interrupt processing procedure example when RTP is used                        |        |
| Fig. 2.4.1 Timer mode operation example                                                            |        |
| Fig. 2.4.2 Rewriting example of counter and latch corresponding to timers 1 or 3                   |        |
| Fig. 2.4.3 Rewriting example of timer 2 counter and timer 2 latch (Writing in timer 2 latch only). |        |
| Fig. 2.4.4 Pulse output example                                                                    | 2-88   |
| Fig. 2.4.5 Memory allocation of timer-related registers                                            |        |
| Fig. 2.4.6 Structure of latches                                                                    |        |
| Fig. 2.4.7 Structure of timer counters                                                             |        |
| Fig. 2.4.8 Structure of timer 123 mode register                                                    | 2-92   |
| Fig. 2.4.9 Structure of interrupt request register 1                                               | 2-94   |
| Fig. 2.4.10 Structure of interrupt request register 2                                              | 2-95   |
| Fig. 2.4.11 Structure of interrupt control register 1                                              | 2-96   |
| Fig. 2.4.12 Structure of interrupt control register 2                                              | 2-97   |
| Fig. 2.4.13 Example of setting registers for timers 1, 2, and 3                                    |        |
| Fig. 2.4.14 Setting of related registers                                                           | 2-99   |
| Fig. 2.4.15 Control procedure                                                                      | .2-100 |
| Fig. 2.5.1 External connection example in clock synchronous mode                                   | .2-102 |
| Fig. 2.5.2 Shift clock                                                                             | .2-103 |
| Fig. 2.5.3 Transmit operation in clock synchronous mode                                            |        |
| Fig. 2.5.4 Transmit timing example in clock synchronous mode                                       | .2-107 |
| Fig. 2.5.5 Receive operation in clock synchronous mode                                             | .2-109 |
| Fig. 2.5.6 Receive timing example in clock synchronous mode                                        | .2-109 |
| Fig. 2.5.7 Transmit/receive timing example in clock synchronous mode                               | .2-110 |
| Fig. 2.5.8 External connection example in UART mode                                                | .2-111 |
| Fig. 2.5.9 Transfer data format in UART mode                                                       | .2-113 |
| Fig. 2.5.10 All transfer data formats in UART mode                                                 | .2-114 |
| Fig. 2.5.11 Transmit timing example in UART mode                                                   | .2-116 |
| Fig. 2.5.12 Receive timing example in UART mode                                                    | .2-118 |
| Fig. 2.5.13 Memory allocation of serial I/O-related registers                                      | .2-120 |
| Fig. 2.5.14 Structure of transmit/receive buffer register                                          | .2-120 |
| Fig. 2.5.15 Structure of serial I/O status register                                                |        |
| Fig. 2.5.16 Structure of serial I/O control register                                               | .2-123 |
| Fig. 2.5.17 Structure of UART control register                                                     |        |
| Fig. 2.5.18 Transmitting method in clock synchronous mode (1)                                      |        |
| Fig. 2.5.19 Transmitting method in clock synchronous mode (2)                                      | .2-129 |
| Fig. 2.5.20 Receiving method in clock synchronous mode (1)                                         |        |
| Fig. 2.5.21 Receiving method in clock synchronous mode (2)                                         |        |
| Fig. 2.5.22 Transmitting method in UART mode (1)                                                   |        |
| Fig. 2.5.23 Transmitting method in UART mode (2)                                                   |        |
| Fig. 2.5.24 Receiving method in UART mode (1)                                                      |        |
| Fig. 2.5.25 Receiving method in UART mode (2)                                                      |        |
|                                                                                                    |        |

| Fig. 2.6.1 Changes in A-D conversion register and comparison voltage during A-D conversion .   | .2-143  |
|------------------------------------------------------------------------------------------------|---------|
| Fig. 2.6.2 A-D converter equivalent connection diagram                                         |         |
| Fig. 2.6.3 Memory allocation of A-D converter-related registers                                |         |
| Fig. 2.6.4 Structure of A-D control register                                                   |         |
| Fig. 2.6.5 Structure of A-D conversion register                                                |         |
| Fig. 2.6.6 Structure of CPU mode register                                                      |         |
| Fig. 2.6.7 Structure of port P5 direction register                                             | .2-150  |
| Fig. 2.6.8 Structure of port P6 direction register                                             | .2-151  |
| Fig. 2.6.9 Structure of interrupt request register 2                                           |         |
| Fig. 2.6.10 Structure of interrupt control register 2                                          | .2-153  |
| Fig. 2.6.11 Absolute accuracy of A-D converter                                                 | .2-154  |
| Fig. 2.6.12 Differential non-linearity error of A-D converter                                  | .2-155  |
| Fig. 2.6.13 Operating conditions for using A-D converter                                       |         |
| Fig. 2.6.14 Register initialization example when internal trigger is selected (1)              | .2-157  |
| Fig. 2.6.15 Register initialization example when internal trigger is selected (2)              | .2-158  |
| Fig. 2.6.16 Register initialization example when external trigger is selected (1)              | .2-159  |
| Fig. 2.6.17 Register initialization example when external trigger is selected (2)              | .2-160  |
| Fig. 2.6.18 Example of peripheral circuit                                                      | .2-161  |
| Fig. 2.6.19 Setting of related registers                                                       | .2-161  |
| Fig. 2.6.20 Control procedure                                                                  | .2-162  |
| Fig. 2.7.1 Memory allocation of LCD display-related registers                                  | .2-168  |
| Fig. 2.7.2 Structure of segment output enable register                                         | .2-169  |
| Fig. 2.7.3 Structure of LCD mode register                                                      | .2-171  |
| Fig. 2.7.4 Structure of port P0 direction register                                             | .2-172  |
| Fig. 2.7.5 Structure of PULL register A                                                        | .2-173  |
| Fig. 2.7.6 Example of setting registers for LCD display (1)                                    | .2-174  |
| Fig. 2.7.7 Example of setting registers for LCD display (2)                                    | .2-175  |
| Fig. 2.7.8 8-segment LCD panel display pattern example when the duty ratio number is 4         | .2-176  |
| Fig. 2.7.9 LCD panel example                                                                   |         |
| Fig. 2.7.10 Segment allocation example                                                         | .2-177  |
| Fig. 2.7.11 LCD display RAM setting example                                                    | .2-177  |
| Fig. 2.7.12 Setting of related registers                                                       | .2-178  |
| Fig. 2.7.13 Control procedure                                                                  | .2-179  |
| Fig. 2.8.1 Oscillation stabilizing time at restoration by reset input                          |         |
| Fig. 2.8.2 Execution sequence example at restoration by occurrence of INTo interrupt request . | .2-184  |
| Fig. 2.8.3 Reset input time                                                                    | .2-187  |
| Fig. 2.8.4 State transitions of internal clock φ                                               |         |
| Fig. 2.9.1 Internal reset state hold/release timing                                            | .2-190  |
| Fig. 2.9.2 Internal processing sequence immediately after reset release                        |         |
| Fig. 2.9.3 Internal state of microcomputer immediately after reset release                     | .2-192  |
| Fig. 2.9.4 Poweron reset conditions                                                            |         |
| Fig. 2.9.5 Poweron reset circuit examples                                                      |         |
| Fig. 2.10.1 Oscillation circuit example using ceramic resonators                               |         |
| Fig. 2.10.2 External clock input circuit example                                               |         |
| Fig. 2.10.3 Clock generating circuit block diagram                                             |         |
| Fig. 2.10.4 Structure of clock output control register                                         |         |
| Fig. 2.10.5 State transitions of internal clock $\phi$                                         |         |
| Fig. 2.10.6 Oscillation stabilizing time at poweron                                            |         |
| Fig. 2.10.7 Oscillation stabilizing time at reoscillation of XIN                               | . 2-203 |

### CHAPTER 3. APPENDIX

| Fig. 3.1.1 Pin configuration of EPROM version (top view)                       | 3-4  |
|--------------------------------------------------------------------------------|------|
| Fig. 3.1.2 Pin configuration of One Time PROM version (top view) (1)           |      |
| Fig. 3.1.3 Pin configuration of One Time PROM version (top view) (2)           | 3-6  |
| Fig. 3.1.4 Functional block diagram of built-in PROM version                   | 3-7  |
| Fig. 3.1.5 Programming and testing of One Time PROM version (shipped in blank) | 3-9  |
| Fig. 3.2.1 Wiring for the RESET input pin                                      | 3-10 |
| Fig. 3.2.2 Wiring for clock I/O pins                                           |      |
| Fig. 3.2.3 Wiring for the VPP pin of the One Time PROM and the EPROM version   | 3-11 |
| Fig. 3.2.4 Bypass capacitor across the Vss line and the Vcc line               | 3-11 |
| Fig. 3.2.5 Analog signal line and a resistor and a capacitor                   | 3-12 |
| Fig. 3.2.6 Wiring for a large current signal line                              | 3-12 |
| Fig. 3.2.7 Wiring to a signal line where potential levels change frequently    | 3-13 |
| Fig. 3.2.8 Vss pattern on the underside of an oscillator                       | 3-13 |
| Fig. 3.2.9 Setup for I/O ports                                                 | 3-13 |
| Fig. 3.2.10 Watchdog timer by software                                         | 3-14 |
| Fig. 3.3.1 Structure of port P1 output control register                        | 3-15 |
| Fig. 3.3.2 Structure of port Pi (i = 2, 4 to 8) direction registers            | 3-15 |
| Fig. 3.3.3 Structure of PULL register A                                        |      |
| Fig. 3.3.4 Structure of PULL register B                                        |      |
| Fig. 3.3.5 Structure of serial I/O status register                             | 3-17 |
| Fig. 3.3.6 Structure of serial I/O control register                            | 3-18 |
| Fig. 3.3.7 Structure of UART control register                                  | 3-19 |
| Fig. 3.3.8 Structure of timer X mode register                                  | 3-20 |
| Fig. 3.3.9 Structure of timer Y mode register                                  | 3-21 |
| Fig. 3.3.10 Structure of timer 123 mode register                               | 3-22 |
| Fig. 3.3.11 Structure of clock output control register                         |      |
| Fig. 3.3.12 Structure of A-D control register                                  |      |
| Fig. 3.3.13 Structure of segment output register                               | 3-24 |
| Fig. 3.3.14 Structure of LCD mode register                                     |      |
| Fig. 3.3.15 Structure of interrupt edge selection register                     |      |
| Fig. 3.3.16 Structure of CPU mode register                                     |      |
| Fig. 3.3.17 Structure of interrupt request register 1                          | 3-27 |
| Fig. 3.3.18 Structure of interrupt request register 2                          | 3-27 |
| Fig. 3.3.19 Structure of interrupt control register 1                          |      |
| Fig. 3.3.20 Structure of interrupt control register 2                          | 3-28 |
|                                                                                |      |
|                                                                                |      |

# List of tables

### CHAPTER 1. HARDWARE

| Table 1 Pin description (1)                                                            | 1-5    |
|----------------------------------------------------------------------------------------|--------|
| Table 2 Pin description (2)                                                            | 1-6    |
| Table 3 List of supported products (1)                                                 | 1-8    |
| Table 4 List of supported products (2)                                                 |        |
| Table 5 I/O ports functions                                                            | .1-14  |
| Table 6 Interrupt vector addresses and priority                                        | . 1-17 |
| Table 7 Maximum number of display pixels at each duty ratio                            | . 1-29 |
| Table 8 Bias control and applied voltage to VL1-VL3                                    | 1-31   |
| Table 9 Duty ratio control and common pins used                                        | . 1-31 |
| Table 10 Programming adapter                                                           | .1-42  |
| Table 11 Absolute maximum ratings                                                      | .1-43  |
| Table 12 Recommended operating conditions (1)                                          | . 1-43 |
| Table 13 Recommended operating conditions (2)                                          |        |
| Table 14 Electrical characteristics (1)                                                | . 1-45 |
| Table 15 Electrical characteristics (2)                                                |        |
| Table 16 A-D converter characteristics                                                 |        |
| Table 17 Timing requirements 1                                                         | .1-47  |
| Table 18 Timing requirements 2                                                         | .1-47  |
| Table 19 Switching characteristics 1                                                   |        |
| Table 20 Switching characteristics 2                                                   | .1-48  |
| Table 21 Absolute maximum ratings (Extended operating temperature version)             | . 1-49 |
| Table 22 Recommended operating conditions (Extended operating temperature version) (1) | . 1-49 |
| Table 23 Recommended operating conditions (Extended operating temperature version) (2) | . 1-50 |
| Table 24 Electrical characteristics (Extended operating temperature version) (1)       | .1-51  |
| Table 25 Electrical characteristics (Extended operating temperature version) (2)       | .1-52  |
| Table 26 A-D converter characteristics (Extended operating temperature version)        | . 1-52 |
| Table 27 Timing requirements 1 (Extended operating temperature version)                | .1-53  |
| Table 28 Timing requirements 2 (Extended operating temperature version)                | .1-53  |
| Table 29 Switching characteristics 1 (Extended operating temperature version)          | . 1-54 |
| Table 30 Switching characteristics 2 (Extended operating temperature version)          | . 1-54 |

# CHAPTER 2. APPLICATION

| 2-3              |
|------------------|
| 2-4              |
| 2-5              |
| 2-14             |
| 2-16             |
| 2-20             |
| 2-40             |
| 2-57             |
| 2-60             |
| 2-80             |
| 2-80             |
| 2-93             |
| 2-93             |
| 2-93             |
| 2-112            |
| 2-113            |
| 2-124            |
| 2-125            |
| -<br>-<br>-<br>- |

### List of tables

| Table 2.5.5 Relation between UART control register and transfer data formats                                   | .2-127  |
|----------------------------------------------------------------------------------------------------------------|---------|
| Table 2.6.1 Expression for comparison voltage "Vref"                                                           |         |
| Table 2.6.2 List of pin functions used in A-D converter                                                        | .2-145  |
| Table 2.7.1 Pin functions by setting segment output enable register                                            | .2-165  |
| Table 2.7.2 Pin functions by setting the corresponding registers when they are not used as segment output pins | . 2-166 |
| Table 2.7.3 Setting of segment output pins for LCD display                                                     | .2-166  |
| Table 2.7.4 Setting of output ports P3, P10–P15 and P0                                                         | .2-167  |
| Table 2.7.5 Setting of pull-down pins                                                                          | .2-167  |
| Table 2.8.1 State in the stop mode                                                                             | .2-181  |
| Table 2.8.2 State in wait mode                                                                                 | .2-186  |
| Table 2.9.1 Timers 1 and 2 at reset                                                                            | .2-191  |

### CHAPTER 3. APPENDIX

| 3. APPENDIX                                     |                                                                          |  |
|-------------------------------------------------|--------------------------------------------------------------------------|--|
| Table 3.1.1 Product ex<br>Table 3.1.2 Performan | pansion of built-in PROM version<br>ce overview of built-in PROM version |  |
|                                                 | ounced                                                                   |  |
|                                                 | J-ann                                                                    |  |
|                                                 |                                                                          |  |



# MITSUBISHI MICROCOMPUTERS 3825 Group

SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

### DESCRIPTION

The 3825 group is the 8-bit microcomputer based on the 740 family core technology.

The 3825 group has the LCD drive control circuit an 8-channel A-D converter, and a Serial I/O as additional functions.

The various microcomputers in the 3825 group include variations of internal memory size and packaging. For details, refer to the section on part numbering.

### FEATURES

| Basic machine-language instructions                                    |
|------------------------------------------------------------------------|
| • The minimum instruction execution time 0.5 µs                        |
| (at 8MHz oscillation frequency)                                        |
| Memory size                                                            |
| ROM 4 K to 32 K bytes                                                  |
| RAM 192 to 1024 bytes                                                  |
| • Programmable input/output ports                                      |
| <ul> <li>Software pull-up/pull-down resistors (Ports P0–P8)</li> </ul> |
| •Interrupts 17 sources, 16 vectors                                     |
| (includes key input interrupt)                                         |
| • Timers                                                               |
| • Serial I/O 8-bit X 1 (UART or Clock-synchronized)                    |
| • A-D converter                                                        |
| LCD drive control circuit                                              |
| Bias 1/2, 1/3                                                          |

| Duty 1/2, 1/3, 1/4                                                   |
|----------------------------------------------------------------------|
| Common output 4                                                      |
| Segment output 40                                                    |
| <ul> <li>2 Clock generating circuit</li> </ul>                       |
| Clock (XIN-XOUT) Internal feedback resistor                          |
| Sub-clock (XCIN-XCOUT) Without internal feedback resistor            |
| (connect to external ceramic resonator or quartz-crystal oscillator) |
| Power source voltage                                                 |
| In high-speed mode                                                   |
| (at 8MHz oscillation frequency and high-speed selected)              |
| In middle-speed mode                                                 |
| (at 8MHz oscillation frequency and middle-speed selected)            |
| In low-speed mode                                                    |
| (Extended operating temperature version: 3.0 V to 5.5 V)             |
| Power dissipation                                                    |
| In high-speed mode                                                   |
| (at 8 MHz oscillation frequency)                                     |
| In low-speed mode                                                    |
| (at 32 kHz oscillation frequency, at 3 V power source voltage)       |
| • Operating temperature range                                        |
| (Extended operating temperature version: -40 to 85°C)                |
| (Extended operating temperature version: -40 to 65 C)                |

### **APPLICATIONS**

Camera, household appliances, consumer electronics, etc.





SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER



Fig. 2 Pin configuration of M38254M6-XXXGP



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER



Fig. 3 Functional block diagram.



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

### **PIN DESCRIPTION**

 Table 1. Pin description (1)

| Pin                      | Name                         | Function                                                                                                                                                                                                                                                       | Function except a port function                                         |
|--------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Vcc, Vss                 | Power source                 | • Apply voltage of 2.5 V to 5.5 V to Vcc, and 0 V to Vss.<br>(Extended operating temperature version : 3.0 V to 5.5 V)                                                                                                                                         |                                                                         |
| Vref                     | Analog reference<br>voltage  | Reference voltage input pin for A-D converter.                                                                                                                                                                                                                 |                                                                         |
| AVss                     | Analog power<br>source       | <ul><li>GND input pin for A-D converter.</li><li>Connect to Vss.</li></ul>                                                                                                                                                                                     |                                                                         |
| RESET                    | Reset input                  | Reset input pin for active "L"                                                                                                                                                                                                                                 |                                                                         |
| Xin                      | Clock input                  | <ul> <li>Input and output pins for the main clock generating circuit</li> <li>Feedback resistor is built in between XIN pin and XOUT pir</li> <li>Connect a ceramic resonator or a quartz-crystal oscillator</li> </ul>                                        | n.                                                                      |
| Хоит                     | Clock output                 | <ul> <li>If an external clock is used, connect the clock source to the</li> <li>This clock is used as the oscillating source of system clock</li> </ul>                                                                                                        | The XIN pin and leave the XOUT pin open.                                |
| Vl1 – Vl3                | LCD power source             | <ul> <li>Input 0 ≤ VL1 ≤ VL2 ≤ VL3 ≤ VCC voltage</li> <li>Input 0 - VL3 voltage to LCD</li> </ul>                                                                                                                                                              |                                                                         |
| C1, C2                   | Charge-pump<br>capacitor pin | • External capacitor pins for a voltage multiplier (3 times) of                                                                                                                                                                                                | f LCD contorl.                                                          |
| COM0 – COM3              | Common output                | <ul> <li>LCD common output pins</li> <li>COM2 and COM3 are not used at 1/2 duty ratio.</li> <li>COM3 is not used at 1/3 duty ratio.</li> </ul>                                                                                                                 |                                                                         |
| SEG0 – SEG17             | Segment output               | LCD segment output pins                                                                                                                                                                                                                                        |                                                                         |
| P00/SEG26 –<br>P07/SEG33 | Output port P0               | <ul> <li>8-bit output port</li> <li>CMOS 3-state output structure</li> <li>Pull-down control is enabled.</li> <li>Port output control is enabled.</li> </ul>                                                                                                   | LCD segment pins                                                        |
| P10/SEG34 –<br>P15/SEG39 | Output port P1               | <ul> <li>6-bit output port</li> <li>CMOS 3-state output structure</li> <li>Pull-down control is enabled.</li> <li>Port output control is enabled.</li> </ul>                                                                                                   |                                                                         |
| P16, P17                 | I/O port P1                  | <ul> <li>2-bit I/O port</li> <li>CMOS compatible input level</li> <li>CMOS 3-state output structure</li> <li>I/O direction register allows each pin to be individually pro</li> <li>Pull-up control is enabled.</li> </ul>                                     | ogrammed as either input or output.                                     |
| P20 – P27                | I/O port P2                  | <ul> <li>8-bit Input port</li> <li>CMOS compatible input level</li> <li>CMOS 3-state output structure</li> <li>I/O direction register allows each pin to be individually programmed as either input or output.</li> <li>Pull-up control is enabled.</li> </ul> | <ul> <li>Key input (key-on wake up) interrupt<br/>input pins</li> </ul> |
| P30/SEG15 –<br>P37/SEG25 | Output port P3               | <ul> <li>8-bit output port</li> <li>CMOS 3-state output structure</li> <li>I/O direction register allows each pin to be individually programmed as either input or output.</li> <li>Pull-up control is enabled.</li> </ul>                                     | LCD segment pins                                                        |



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

| Pin                                                    | Name          | Function                                                                                                                                                                                                                                                     |                                                                                                   |
|--------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
|                                                        | Hamo          |                                                                                                                                                                                                                                                              | Function except a port function                                                                   |
| P40/f(XIN)/<br>f(XIN)/2,<br>P41/f(XIN)/5/<br>f(XIN)/10 | I/O port P4   | <ul> <li>8-bit I/O port</li> <li>CMOS compatible input level</li> <li>CMOS 3-state output structure</li> <li>I/O direction register allows each pin to be individually programmed as either input or output.</li> </ul>                                      | Clock output pins                                                                                 |
| P42/INT0,<br>P43/INT1                                  |               |                                                                                                                                                                                                                                                              | Interrupt input pins                                                                              |
| P44/RxD,<br>P45/TxD,<br>P46/ <u>Sclk,</u><br>P47/Srdy  |               |                                                                                                                                                                                                                                                              | Serial I/O function pins                                                                          |
| P50/INT2,<br>P51/INT3                                  | I/O port P5   | 8-bit I/O port     CMOS compatible input level     CMOS 2 state subput structure                                                                                                                                                                             | Interrupt input pins                                                                              |
| P52/RTP0,<br>P53/RTP1                                  |               | <ul> <li>CMOS 3-state output structure</li> <li>I/O direction register allows each pin to be individually programmed as either input or output.</li> </ul>                                                                                                   | Real time port function pins                                                                      |
| P54/CNTR0,<br>P55/CNTR1                                |               | c.                                                                                                                                                                                                                                                           | • Timer function pins                                                                             |
| P56/TOUT                                               |               |                                                                                                                                                                                                                                                              | Timer output pin                                                                                  |
| P57/ADT                                                |               |                                                                                                                                                                                                                                                              | A-D trigger input pin                                                                             |
| P60/AN0–<br>P67/AN7                                    | I/O port P6   | <ul> <li>8-bit I/O port</li> <li>CMOS compatible input level</li> <li>CMOS 3-state output structure</li> <li>I/O direction register allows each pin to be individually programmed as either input or output.</li> </ul>                                      | A-D conversion input pins                                                                         |
| P70                                                    | Input port P7 | <ul><li>1-bit input port</li><li>CMOS compatible input level</li></ul>                                                                                                                                                                                       |                                                                                                   |
| P71–P77                                                | I/O port P7   | <ul> <li>7-bit I/O port</li> <li>CMOS compatible input level</li> <li>CMOS 3-state output structure</li> <li>I/O direction register allows each pin to be individually pro-</li> </ul>                                                                       | ogrammed as either input or output.                                                               |
| P80/XCOUT<br>P81/XCIN                                  | I/O port P8   | <ul> <li>2-bit I/O port</li> <li>CMOS compatible input level</li> <li>CMOS 3-state output structure</li> <li>Pull-up control is enabled.</li> <li>I/O direction register allows each pin to be individually programmed as either input or output.</li> </ul> | Sub-clock generating circuit I/O pins<br>(Connect a resonator. External clock<br>cannot be used.) |

### Table 2. Pin description (2)



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

### PART NUMBERING



Fig. 4 Part Numbering



# MITSUBISHI MICROCOMPUTERS

## 3825 Group

SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

#### **GROUP EXPANSION**

Mitsubishi plans to expand the 3825 group as follows:

| PROM size | 24 K to 32 K bytes  |
|-----------|---------------------|
| RAM size  | . 640 to 1024 bytes |



#### Fig. 5 Memory expansion Plan (1)

#### Currently supported products are listed below. Table 3. List of supported products (1)

#### As of May 1996

| Product        | (P) ROM size (bytes)<br>ROM size for User in ( ) | RAM size (bytes) | Package  | Remarks                       |
|----------------|--------------------------------------------------|------------------|----------|-------------------------------|
| M38254M4-XXXFP | 16384                                            | 640              | 100P6S-A | Mask ROM version              |
| M38254M4-XXXGP | (16254)                                          | 040              | 100P6D-A | Mask ROM version              |
| M38254M6-XXXFP | 24576                                            | 040              | 100P6S-A | Mask ROM version              |
| M38254M6-XXXGP | (24446)                                          | 640              | 100P6D-A |                               |
| M38257M8-XXXFP |                                                  |                  |          | Mask ROM version              |
| M38257E8-XXXFP |                                                  |                  | 100P6S-A | One Time PROM version         |
| M38257E8FP     |                                                  |                  |          | One Time PROM version (blank) |
| M38257M8-XXXGP | 32768                                            | 1024             |          | Mask ROM version              |
| M38257E8-XXXGP | (32638)                                          |                  | 100P6D-A | One Time PROM version         |
| M38257E8GP     |                                                  |                  |          | One Time PROM version (blank) |
| M38257E8FS     |                                                  |                  | 100D0    | EPROM version                 |



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

100P6S-A ...... 0.65 mm-pitch plastic molded QFP

### GROUP EXPANSION (EXTENDED OPERATING TEMPERATURE VERSION)

Mitsubishi plans to expand the 3825 group (extended operating temperature version) as follows:

(1) Support for mask ROM versions

| ROM size | 16 K to | o 32 K bytes |
|----------|---------|--------------|
| RAM size | 640 to  | 1024 bytes   |

### **Memory Expansion Plan**



(2) Packages

#### Fig. 6 Memory expansion Plan (2)

#### Currently supported products are listed below. Table 4. List of supported products (2)

| Table 4. List of suppo | rted products (2)                                |                  |          | As of May 1996   |
|------------------------|--------------------------------------------------|------------------|----------|------------------|
| Product                | (P) ROM size (bytes)<br>ROM size for User in ( ) | RAM size (bytes) | Package  | Remarks          |
| M38254M4DXXXFP         | 16384<br>(16254)                                 | 640              |          | Mask ROM version |
| M38254M6DXXXFP         | 24576<br>(24446)                                 | 640              | 100P6S-A | Mask ROM version |
| M38257M8DXXXFP         | 32768<br>(32638)                                 | 1024             |          | Mask ROM version |



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

### FUNCTIONAL DESCRIPTION Central Processing Unit (CPU)

The 3825 group uses the standard 740 family instruction set. Refer to the table of 740 family addressing modes and machine instructions or the SERIES 740 <Software> User's Manual for details on the instruction set.

Machine-resident 740 family instructions are as follows: The FST and SLW instruction cannot be used.

The STP, WIT, MUL, and DIV instruction can be used.

### **CPU Mode Register**

The CPU mode register is allocated at address 003B16. The CPU mode register contains the stack page selection bit and the internal system clock selection bit.



Fig. 7 Structure of CPU mode register



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

### MEMORY Special Function Register (SFR) Area

The Special Function Register area in the zero page contains control registers such as  $\ensuremath{\text{I/O}}$  ports and timers.

### RAM

RAM is used for data storage and for stack area of subroutine calls and interrupts.

### ROM

The first 128 bytes and the last 2 bytes of ROM are reserved for device testing and the rest is user area for storing programs.

### **Interrupt Vector Area**

The interrupt vector area contains reset and interrupt vectors.

### Zero Page

The 256 bytes from addresses 000016 to 00FF16 are called the zero page area. The internal RAM and the special function registers (SFR) are allocated to this area.

The zero page addressing mode can be used to specify memory and register addresses in the zero page area. Access to this area with only 2 bytes is possible in the zero page addressing mode.

### **Special Page**

The 256 bytes from addresses FF0016 to FFFF16 are called the special page area. The special page addressing mode can be used to specify memory addresses in the special page area. Access to this area with only 2 bytes is possible in the special page addressing mode.



Fig. 8 Memory map diagram



**MITSUBISHI MICROCOMPUTERS** 

3825 Group

SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

| 000016 | Port P0 (P0)                             | 002016 | Timer X (low) (TXL)                         |
|--------|------------------------------------------|--------|---------------------------------------------|
| 000116 |                                          | 002116 | Timer X (high) (TXH)                        |
| 000216 | Port P1 (P1)                             | 002216 | Timer Y (low) (TYL)                         |
| 000316 | Port P1 output control register (P1C)    | 002316 | Timer Y (high) (TYH)                        |
| 000416 | Port P2 (P2)                             | 002416 | Timer 1 (T1)                                |
| 000516 | Port P2 direction register (P2D)         | 002516 | Timer 2 (T2)                                |
| 000616 | Port P3 (P3)                             | 002616 | Timer 3 (T3)                                |
| 000716 |                                          | 002716 | Timer X mode register (TXM)                 |
| 000816 | Port P4 (P4)                             | 002816 | Timer Y mode register (TYM)                 |
| 000916 | Port P4 direction register (P4D)         | 002916 | Timer 123 mode register (T123M)             |
| 000A16 | Port P5 (P5)                             | 002A16 | Clock output control register (TCON)        |
| 000B16 | Port P5 direction register (P5D)         | 002B16 |                                             |
| 000C16 | Port P6 (P6)                             | 002C16 |                                             |
| 000D16 | Port P6 direction register (P6D)         | 002D16 |                                             |
| 000E16 | Port P7 (P7)                             | 002E16 |                                             |
| 000F16 | Port P7 direction register (P7D)         | 002F16 |                                             |
| 001016 | Port P8 (P8)                             | 003016 |                                             |
| 001116 | Port P8 direction register (P8D)         | 003116 |                                             |
| 001216 |                                          | 003216 |                                             |
| 001316 |                                          | 003316 |                                             |
| 001416 |                                          | 003416 | A-D control register (ADCON)                |
| 001516 |                                          | 003516 | A-D conversion register (AD)                |
| 001616 | PULL register A (PULLA)                  | 003616 |                                             |
| 001716 | PULL register B (PULLB)                  | 003716 |                                             |
| 001816 | Transmit/Receive buffer register (TB/RB) | 003816 | Segment output enable register (SEG)        |
| 001916 | Serial I/O status register (SIOSTS)      | 003916 | LCD mode register (LM)                      |
| 001A16 | Serial I/O control register (SIO1CON)    | 003A16 | Interrupt edge selection register (INTEDGE) |
| 001B16 | UART control register (UARTCON)          | 003B16 | CPU mode register (CPUM)                    |
| 001C16 | Baud rate generator (BRG)                |        | Interrupt request register 1(IREQ1)         |
| 001D16 |                                          |        | Interrupt request register 2(IREQ2)         |
| 001E16 |                                          |        | Interrupt control register 1(ICON1)         |
| 001F16 |                                          | 003F16 | Interrupt control register 2(ICON2)         |

Fig. 9 Memory map of special function register (SFR)



### MITSUBISHI MICROCOMPUTERS

# 3825 Group

SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

### I/O PORTS Direction Registers

The 3825 group has 43 programmable I/O pins arranged in seven I/O ports (ports P16, P17 P2, P4–P6, P71–P77 and P8). The I/O ports have direction registers which determine the input/output direction of each individual pin. (Ports P16 and P17 are shared with bits 6 and 7 of the port P1 output control register). Each bit in a direction register corresponds to one pin, each pin can be set to be input port or output port.

When "0" is written to the bit corresponding to a pin, that pin becomes an input pin. When "1" is written to that bit, that pin becomes an output pin.

If data is read from a pin set to output, the value of the port output latch is read, not the value of the pin itself. Pins set to input are floating. If a pin set to input is written to, only the port output latch is written to and the pin remains floating.

### Port P1 Output Control Register

Bit 0 of the port P1 output control register (address 000316) enables control of the output of ports P10 to P15.

When the bit is set to "1", the port output function is valid.

In this case, setting of the PULL register A to ports P10 to P15 is invalid.

When resetting, bit 0 of the port P1 output control register is set to "0" (the port output function is invalid.)

### Pull-up/Pull-down Control

By setting the PULL register A (address 001616) or the PULL register B (address 001716), ports P0 to P8 can control either pulldown or pull-up (pins that are shared with the segment output pins for LCD are pull-down; all other pins are pull-up) with a program. However, the contents of PULL register A and PULL register B do not affect ports programmed as the output ports. (except for ports P0 and P3).

Ports P0 and P3 share the port output control function with bit 0 of the PULL register A. When set to "1", the port output function is invalid (Pull-down is valid).

When set to "0", the port output function is valid (Pull-down is invalid).

The PULL register A setting is invalid for pins set to segment output on the segment output enable register.



Fig. 10 Structure of PULL register A and PULL register B



#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

| Pin                                                    | Name    | Input/Output                     | I/O Format                                            | Non-Port Function                 | Related SFRs                                                                                          | Diagram No               |
|--------------------------------------------------------|---------|----------------------------------|-------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------|
| P00/SEG26-<br>P07/SEG33                                | Port P0 | Output                           | CMOS 3-state output                                   | LCD segment output                | PULL register A<br>Segment output enable<br>register                                                  | (1)                      |
| P10/SEG34-<br>P15/SEG39                                | Port P1 | Output                           | CMOS 3-state output                                   | LCD segment output                | PULL register A<br>Segment output enable<br>register<br>Port P1 output<br>control register            | (1)                      |
| P16 , P17                                              |         | Input/output,<br>individual bits | CMOS compatible<br>input level<br>CMOS 3-state output |                                   | PULL register A                                                                                       | (2)                      |
| P20-P27                                                | Port P2 | Input/output,<br>individual bits | CMOS compatible<br>input level<br>CMOS 3-state output | Key-on wake up interrupt input    | PULL register A<br>Interrupt control register                                                         | (2)                      |
| P30/SEG18–<br>P37/SEG25                                | Port P3 | Output                           | CMOS 3-state output                                   | LCD segment output                | PULL register A<br>Segment output enable<br>register                                                  | (1)                      |
| P40/f(XIN)/<br>f(XIN)/2,<br>P41/f(XIN)/5/<br>f(XIN)/10 | Port P4 | Input/output,<br>individual bits | CMOS compatible<br>input level<br>CMOS 3-state output | Clock output                      | Clock output control<br>register<br>PULL register A                                                   | (2)                      |
| P42/INT0,<br>P43/INT1                                  |         |                                  |                                                       | External interrupt input          | PULL register A<br>Interrupt edge selection<br>register                                               |                          |
| P44/RxD<br>P54/TxD<br>P46/SCLK<br>P47/SRDY             |         |                                  |                                                       | Serial I/O function I/O           | PULL register A<br>Serial I/O control register<br>Serial I/O status register<br>UART control register | (3)<br>(4)<br>(5)<br>(6) |
| P50/INT2,<br>P51/INT3                                  | Port P5 | Input/output,<br>individual bits | CMOS compatible<br>input level<br>CMOS 3-state output | External interrupt input          | PULL register B<br>Interrupt edge selection<br>register                                               | (2)                      |
| P52/RTP0,<br>P53/RTP1                                  |         |                                  |                                                       | Real time port<br>function output | PULL register B<br>Timer X mode register                                                              | (7)                      |
| P54/CNTR0                                              |         |                                  |                                                       | Timer X function I/O              | PULL register B<br>Timer X mode register                                                              | (8)                      |
| P55/CNTR1                                              |         |                                  |                                                       | Timer Y function input            | PULL register B<br>Timer Y mode register                                                              | (9)                      |
| Р56/Тоит                                               |         |                                  |                                                       | Timer 2 output                    | PULL register B<br>Timer 123 mode register                                                            | (8)                      |
| P57/ADT                                                |         |                                  |                                                       | A-D trigger input                 | PULL register B<br>A-D control register                                                               | (9)                      |
| P60/AN0-<br>P67/AN7                                    | Port P6 | Input/output,<br>individual bits | CMOS compatible<br>input level<br>CMOS 3-state output | A-D conversion input              | PULL register B<br>A-D control register                                                               | (10)                     |
| P70                                                    |         | Input                            | CMOS compatible input level                           |                                   |                                                                                                       | (11)                     |
| P71–P77                                                | Port P7 | Input/output,<br>individual bits | CMOS compatible<br>input level<br>CMOS 3-state output |                                   | PULL register B                                                                                       | (12)                     |
| P80/XCOUT                                              | Dort D0 | Input/output,<br>individual bits | CMOS compatible<br>input level<br>CMOS 3-state output | Sub-clock<br>generating circuit   | PULL register A<br>CPU mode register                                                                  | (13)                     |
| P81/XCIN                                               | Port P8 |                                  |                                                       |                                   |                                                                                                       | (14)                     |
| COM0-COM3                                              | Common  | Output                           | LCD common output                                     |                                   | LCD mode register                                                                                     | (15)                     |
| SEG0-SEG17                                             | Segment | Output                           | LCD segment output                                    |                                   |                                                                                                       | (16)                     |

#### Table 5. I/O ports functions

Note : Make sure that the input level at each pin is either 0 V or Vcc during execution of the STP instruction.

When an input level is at an intermediate potential, a current will flow from Vcc to Vss through the input-stage gate.



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER



Fig. 11 Port block diagram (1)

#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER



Fig. 12 Port block diagram (2)



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

### **INTERRUPTS**

Interrupts occur by seventeen sources: eight external, eight internal, and one software.

### **Interrupt Control**

Each interrupt is controlled by an interrupt request bit, an interrupt enable bit, and the interrupt disable flag except for the software interrupt set by the BRK instruction. An interrupt occurs if the corresponding interrupt request and enable bits are "1" and the interrupt disable flag is "0".

Interrupt enable bits can be set or cleared by software.

Interrupt request bits can be cleared by software, but cannot be set by software.

The BRK instruction cannot be disabled with any flag or bit. The I flag disables all interrupts except the BRK instruction interrupt.

### **Interrupt Operation**

When an interrupt is received, the contents of the program counter and processor status register are automatically stored into the stack. The interrupt disable flag is set to inhibit other interrupts from interfering. The corresponding interrupt request bit is cleared and the interrupt jump destination address is read from the vector table into the program counter.

### Notes on Use

When the active edge of an external interrupt (INT0–INT3, CNTR0, or CNTR1) is changed, the corresponding interrupt request bit may also be set. Therefore, please take following sequence; (1) Disable the external interrupt which is selected.

- (1) Disable the external interrupt which is
- (2) Change the active edge selection.
- (3) Clear the interrupt request bit which is selected to "0".
- (4) Enable the external interrupt which is selected.

| Interrupt Source  | Priority           | Vector Addresses (Note 1) |        | Interrupt Request                    | Remarks                              |  |
|-------------------|--------------------|---------------------------|--------|--------------------------------------|--------------------------------------|--|
| Interrupt Source  |                    | High                      | Low    | Generating Conditions                | Remarks                              |  |
| Reset (Note 2)    | 1                  | FFFD16                    | FFFC16 | At reset                             | Non-maskable                         |  |
| INT <sub>0</sub>  | 2                  | FFFB16                    | FFFA16 | At detection of either rising or     | External interrupt                   |  |
|                   |                    |                           |        | falling edge of INTo input           | (active edge selectable)             |  |
| INT <sub>1</sub>  | 3                  | FFF916                    | FFF816 | At detection of either rising or     | External interrupt                   |  |
| INT1              |                    |                           |        | falling edge of INT1 input           | (active edge selectable)             |  |
| Serial I/O        | 4                  | FFF716                    | FFF616 | At completion of serial I/O data     | Valid when serial I/O is selected    |  |
| reception 4       |                    | FFF/16                    | FFF016 | reception                            | valid when senal i/O is selected     |  |
| 0                 | 5                  | FFF516                    | FFF416 | At completion of serial I/O transmit |                                      |  |
| Serial I/O        |                    |                           |        | shift or when transmission buffer is | Valid when serial I/O is selected    |  |
| transmission      |                    |                           |        | empty                                |                                      |  |
| Timer X           | 6                  | FFF316                    | FFF216 | At timer X underflow                 |                                      |  |
| Timer Y           | 7                  | FFF116                    | FFF016 | At timer Y underflow                 |                                      |  |
| Timer 2           | 8                  | FFEF16                    | FFEE16 | At timer 2 underflow                 |                                      |  |
| Timer 3           | 9                  | FFED16                    | FFEC16 | At timer 3 underflow                 |                                      |  |
| CNTR0             | 10                 | FFEB16                    | FFEA16 | At detection of either rising or     | External interrupt                   |  |
|                   |                    |                           |        | falling edge of CNTR0 input          | (active edge selectable)             |  |
| CNTR1             | 11                 | FFE916                    | FFE816 | At detection of either rising or     | External interrupt                   |  |
|                   |                    |                           |        | falling edge of CNTR1 input          | (active edge selectable)             |  |
| Timer 1           | 12                 | FFE716                    | FFE616 | At timer 1 underflow                 |                                      |  |
|                   | 13                 | FFE516                    | FFE416 | At detection of either rising or     | External interrupt                   |  |
| INT2              |                    |                           |        | falling edge of INT2 input           | (active edge selectable)             |  |
|                   | 14                 | FFE316                    | FFE216 | At detection of either rising or     | External interrupt                   |  |
| INT3              |                    |                           |        | falling edge of INT3 input           | (active edge selectable)             |  |
| Key input         |                    |                           |        | At falling of conjunction of input   | External interrupt                   |  |
| (Key-on wake up)  | 15   FFE116   FFE0 |                           | FFE016 | level for port P2 (at input mode)    | (valid when an "L" level is applied) |  |
| ADT               | 16                 | FFDF16                    | FFDE16 | At falling of ADT input              | Valid when ADT interrupt is selected |  |
|                   |                    |                           |        |                                      | External interrupt                   |  |
|                   |                    |                           |        |                                      | (Valid at falling)                   |  |
|                   |                    |                           |        | At completion of A-D conversion      | Valid when A-D interrupt is          |  |
| A-D conversion    |                    |                           |        |                                      | selected                             |  |
| DDK in atmustic - | 47                 | FFDD16                    | FFDC16 | At BRK instruction execution         | Non-maskable software interrupt      |  |
| BRK instruction   | 17                 | FFUU16                    |        | At BIXK Instruction execution        | inon-maskable soltware interrupt     |  |

Table 6. Interrupt vector addresses and priority

Notes 1: Vector addresses contain interrupt jump destination addresses.

2: Reset function in the same way as an interrupt with the highest priority.



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER





Fig. 14 Structure of interrupt-related registers



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

### Key Input Interrupt (Key-on Wake Up)

A Key-on wake up interrupt request is generated by applying "L" level to any pin of port P2 that have been set to input mode. In other words, it is generated when AND of input level goes from "1"

to "0". An example of using a key input interrupt is shown in Figure 9, where an interrupt request is generated by pressing one of the keys consisted as an active-low key matrix which inputs to ports P20–P23.



Fig. 15 Connection example when using key input interrupt and port P2 block diagram



### MITSUBISHI MICROCOMPUTERS 3825 Group

#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

#### TIMERS

The 3825 group has five timers: timer X, timer Y, timer 1, timer 2, and timer 3. Timer X and timer Y are 16-bit timers, and timer 1, timer 2, and timer 3 are 8-bit timers.

All timers are down count timers. When the timer reaches "0016", an underflow occurs at the next count pulse and the corresponding timer latch is reloaded into the timer and the count is continued. When a timer underflows, the interrupt request bit corresponding to that timer is set to "1". Read and write operation on 16-bit timer must be performed for both high and low-order bytes. When reading a 16-bit timer, read the high-order byte first. When writing to a 16-bit timer, write the low-order byte first. The 16-bit timer cannot perform the correct operation when reading during the write operation, or when writing during the read operation.



Fig. 16 Timer block diagram



#### Timer X

Timer X is a 16-bit timer that can be selected in one of four modes and can be controlled the timer X write and the real time port by setting the timer X mode register.

#### Timer mode

The timer counts f(XIN)/16 (or f(XCIN)/16 in low-speed mode).

#### Pulse output mode

Each time the timer underflows, a signal output from the CNTRo pin is inverted. Except for this, the operation in pulse output mode is the same as in timer mode. When using a timer in this mode, set the corresponding port P54 direction register to output mode.

#### Event counter mode

The timer counts signals input through the CNTR0 pin.

Except for this, the operation in event counter mode is the same as in timer mode. When using a timer in this mode, set the corresponding port P54 direction register to input mode.

#### Pulse width measurement mode

The count source is f(XIN)/16 (or f(XCIN)/16 in low-speed mode. If CNTRo active edge switch bit is "0", the timer counts while the input signal of CNTRo pin is at "H". If it is "1", the timer counts while the input signal of CNTRo pin is at "L". When using a timer in this mode, set the corresponding port P54 direction register to input mode.

#### **Timer X Write Control**

If the timer X write control bit is "0", when the value is written in the address of timer X, the value is loaded in the timer X and the latch at the same time.

If the timer X write control bit is "1", when the value is written in the address of timer X, the value is loaded only in the latch. The value in the latch is loaded in timer X after timer X underflows.

If the value is written in latch only, unexpected value may be set in the high-order counter when the writing in high-order latch and the underflow of timer X are performed at the same timing.

# Note on CNTR0 Interrupt Active Edge Selection

 $\mathsf{CNTR}{}_0$  interrupt active edge depends on the  $\mathsf{CNTR}{}_0$  active edge switch bit.

#### **Real Time Port Control**

While the real time port function is valid, data for the real time port are output from ports P52 and P53 each time the timer X underflows. While the real time port function is valid. (However, if the real time port control bit is changed from "0" to "1", data are output without the timer X.) If the data for the real time port is changed, the changed data are output at the next underflow of timer X.

Before using this function, set the corresponding port direction registers to output mode.



Fig. 17 Structure of timer X mode register



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

#### Timer Y

Timer Y is a 16-bit timer that can be selected in one of four modes.

#### Timer mode

The timer counts f(XIN)/16 (or f(XCIN)/16 in low-speed mode).

#### Period measurement mode

CNTR1 interrupt request is generated at rising/falling edge of CNTR1 pin input signal. Simultaneously, the value in timer Y latch is reloaded in timer Y and timer Y continues counting down/Except for the above-mentioned, the operation in period measurement mode is the same as in timer mode.

The timer value just before the reloading at rising/falling of CNTR1 pin input signal is retained until the timer Y is read once after the reload.

The rising/falling timing of CNTR1 pin input signal is found by CNTR1 interrupt. When using a timer in this mode, set the corresponding port P55 direction register to input mode.

#### Event counter mode

The timer counts signals input through the CNTR1 pin.

Except for this, the operation in event counter mode is the same as in timer mode. When using a timer in this mode, set the corresponding port P55 direction register to input mode.

#### Pulse width HL continuously measurement mode

CNTR1 interrupt request is generated at both rising and falling edges of CNTR1 pin input signal. Except for this, the operation in pulse width HL continuously measurement mode is the same as in period measurement mode. When using a timer in this mode, set the corresponding port P55 direction register to input mode.

#### Note on CNTR1 Interrupt Active Edge Selection

CNTR1 interrupt active edge depends on the CNTR1 active edge switch bit. However, in pulse width HL continuously measurement mode, CNTR1 interrupt request is generated at both rising and falling edges of CNTR1 pin input signal regardless of the setting of CNTR1 active edge switch bit.



Fig. 18 Structure of timer Y mode register



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

# Timer 1, Timer 2, Timer 3

Timer 1, timer 2, and timer 3 are 8-bit timers. The count source for each timer can be selected by timer 123 mode register. The timer latch value is not affected by a change of the count source. However, because changing the count source may cause an inadvertent count down of the timer. Therefore, rewrite the value of timer whenever the count source is changed.

# **Timer 2 Write Control**

If the timer 2 write control bit is "0", when the value is written in the address of timer 2, the value is loaded in the timer 2 and the latch at the same time.

If the timer 2 write control bit is "1", when the value is written in the address of timer 2, the value is loaded only in the latch. The value in the latch is loaded in timer 2 after timer 2 underflows.

# **Timer 2 Output Control**

When the timer 2 (TOUT) is output enabled, an inversion signal from pin TOUT is output each time timer 2 underflows.

In this case, set the port P56 shared with the port  $\mathsf{T}\mathsf{O}\mathsf{U}\mathsf{T}$  to the output mode.

# Note on Timer 1 to Timer 3

When the count source of timer 1 to 3 is changed, the timer counting value may be changed large because a thin pulse is generated in count input of timer . If timer 1 output is selected as the count source of timer 2 or timer 3, when timer 1 is written, the counting value of timer 2 or timer 3 may be changed large because a thin pulse is generated in timer 1 output.

Therefore, set the value of timer in the order of timer 1, timer 2 and timer 3 after the count source selection of timer 1 to 3.



Fig. 19 Structure of timer 123 mode register



# SERIAL I/O

Serial I/O can be used as either clock synchronous or asynchronous (UART) serial I/O. A dedicated timer (baud rate generator) is also provided for baud rate generation.

# **Clock Synchronous Serial I/O Mode**

Clock synchronous serial I/O mode can be selected by setting the mode selection bit of the serial I/O control register to "1". For clock synchronous serial I/O, the transmitter and the receiver must use the same clock. If an internal clock is used, transfer is started by a write signal to the TB/RB (address 001816).



Fig. 20 Block diagram of clock synchronous serial I/O





### Asynchronous Serial I/O (UART) Mode

Clock asynchronous serial I/O mode (UART) can be selected by clearing the serial I/O mode selection bit of the serial I/O1 control register to "0".

Eight serial data transfer formats can be selected, and the transfer formats used by a transmitter and receiver must be identical.

The transmit and receive shift registers each have a buffer regis-

ter, but the two buffers have the same address in memory. Since the shift register cannot be written to or read from directly, transmit data is written to the transmit buffer, and receive data is read from the receive buffer.

The transmit buffer can also hold the next data to be transmitted, and the receive buffer register can hold a character while the next character is being received.







Fig. 23 Operation of UART serial I/O function



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

meet

#### Serial I/O Control Register (SIOCON) 001A16

The serial I/O control register contains eight control bits for the serial I/O function.

#### UART Control Register (UARTCON) 001B16

The UART control register consists of four control bits (bits 0 to 3) which are valid when asynchronous serial I/O is selected and set the data format of an data transfer. One bit in this register (bit 4) is always valid and sets the output structure of the P45/T×D pin.

#### Serial I/O Status Register (SIOSTS) 001916

The read-only serial I/O status register consists of seven flags (bits 0 to 6) which indicate the operating status of the serial I/O function and various errors.

Three of the flags (bits 4 to 6) are valid only in UART mode.

The receive buffer full flag (bit 1) is cleared to "0" when the receive buffer is read.

If there is an error, it is detected at the same time that data is transferred from the receive shift register to the receive buffer register, and the receive buffer full flag is set. A write to the serial I/O status register clears all the error flags OE, PE, FE, and SE (bit 3 to bit 6, respectively). Writing "0" to the serial I/O enable bit SIOE (bit 7 of the Serial I/O Control Register) also clears all the status flags, including the error flags.

All bits of the serial I/O status register are initialized to "0" at reset, but if the transmit enable bit (bit 4) of the serial I/O control register has been set to "1", the transmit shift register shift completion flag (bit 2) and the transmit buffer empty flag (bit 0) become "1".

#### Transmit Buffer/Receive Buffer Register (TB/ RB) 001816

The transmit buffer register and the receive buffer register are located at the same address. The transmit buffer register is writeonly and the receive buffer register is read-only. If a character bit length is 7 bits, the MSB of data stored in the receive buffer register is "0".

#### Baud Rate Generator (BRG) 001C16

The baud rate generator determines the baud rate for serial transfer.

The baud rate generator divides the frequency of the count source by 1/(n + 1), where n is the value written to the baud rate generator.



#### **MITSUBISHI MICROCOMPUTERS**

# 3825 Group

SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER



Renesas Technology Corp.

## **A-D CONVERTER**

The functional blocks of the A-D converter are described below.

### A-D Conversion Register (AD) 003516

The A-D conversion register is a read-only register that contains the result of an A-D conversion. When reading this register during an A-D conversion, the previous conversion result is read.

## A-D Control Register (ADCON) 003416

The A-D control register controls the A-D conversion process. Bits 0 to 2 of this register select specific analog input pins. Bit 3 signals the completion of an A-D conversion. The value of this bit remains at "0" during an A-D conversion, then changes to "1" when the A-D conversion is completed. Writing "0" to this bit starts the A-D conversion. Bit 4 controls the transistor which breaks the through current of the resistor ladder. When bit 5, which is the AD external trigger valid bit, is set to "1", this bit enables A-D conversion even by a falling edge of an ADT input. Set ports which share with ADT pins to input when using an A-D external trigger.

### **Comparison Voltage Generator**

The comparison voltage generator divides the voltage between AVss and VREF by 256, and outputs the divided voltages.

## **Channel Selector**

The channel selector selects one of the input ports P67/AN7–P60/ AN0.

### **Comparator and Control Circuit**

The comparator and control circuit compares an analog input voltage with the comparison voltage and stores the result in the A-D conversion register. When an A-D conversion is completed, the control circuit sets the AD conversion completion bit and the AD interrupt request bit to "1".

Note that the comparator is constructed linked to a capacitor, so set f(XIN) to at least 500kHz during A-D conversion.

Use a clock divided the main clock XIN as the internal clock  $\boldsymbol{\varphi}.$ 



Fig. 25 Structure of A-D control register



Fig. 26 A-D converter block diagram



# LCD DRIVE CONTROL CIRCUIT

The 3825 group has the built-in Liquid Crystal Display (LCD) drive control circuit consisting of the following.

- LCD display RAM
- •Segment output enable register
- •LCD mode register
- Selector
- Timing controller
- Common driver
- Segment driver
- Bias control circuit

A maximum of 40 segment output pins and 4 common output pins can be used.

Up to 160 pixels can be controlled for LCD display. When the LCD enable bit is set to "1" after data is set in the LCD mode register,

the segment output enable register and the LCD display RAM, the LCD drive control circuit starts reading the display data automatically, performs the bias control and the duty ratio control, and displays the data on the LCD panel.

# Table 7. Maximum number of display pixels at each duty ratio

| Duty ratio | Maximum number of display pixel |
|------------|---------------------------------|
| 2          | 80 dots                         |
| 2          | or 8 segment LCD 10 digits      |
| 3          | 120 dots                        |
| 5          | or 8 segment LCD 15 digits      |
| 4          | 160 dots                        |
| 4          | or 8 segment LCD 20 digits      |



Fig. 27 Structure of segment output enable register and LCD mode register



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER





### **VOLTAGE MULTIPLIER (3 TIMES)**

The voltage multiplier performs threefold boosting. This circuit inputs a reference voltage for boosting from LCD power input pin VL1. (However, when using a 1/2 bias, connect VL1 and VL2 and apply voltage by external resistor division.)

When voltage is input to the VL1 pin during operating the voltage multiplier, voltage that is twice as large as VL1 occurs at the VL2 pin, and voltage that is three times as large as VL1 occurs at the VL3 pin.

When using the voltage multiplier, apply 1.3 V  $\leq$  Voltage  $\leq$  2.3 V to the VL1 pin.

When not using the voltage multiplier, apply proper voltage to the LCD power input pins (VL1–VL3).

The voltage multiplier control bit (bit 4 of the LCD mode register) controls the voltage multiplier.

# Bias Control and Applied Voltage to LCD Power Input Pins

To the LCD power input pins (VL1–VL3), apply the voltage shown in Table 3 according to the bias value.

Select a bias value by the bias control bit (bit 2 of the LCD mode register).

### **Common Pin and Duty Ratio Control**

The common pins (COM0–COM3) to be used are determined by duty ratio.

Select duty ratio by the duty ratio selection bits (bits 0 and 1 of the LCD mode register).

#### Table 8. Bias control and applied voltage to VL1-VL3

| Bias value | Voltage value                            |
|------------|------------------------------------------|
| 1/3 bias   | VL3=VLCD<br>VL2=2/3 VLCD<br>VL1=1/3 VLCD |
| 1/2 bias   | VL3=VLCD<br>VL2=VL1=1/2 VLCD             |

Note 1 : VLCD is the maximum value of supplied voltage for the LCD panel.

#### Table 9. Duty ratio control and common pins used

| Duty  | Duty ratio s | election bit | Common pins used                             |
|-------|--------------|--------------|----------------------------------------------|
| ratio | Bit 1        | Bit 0        | Common pins used                             |
| 2     | 0            | 1 🔪          | COM <sub>0</sub> , COM <sub>1</sub> (Note 1) |
| 3     | 1            | 0            | COM0-COM2 (Note 2)                           |
| 4     | 1            | 1            | COM0–COM3                                    |

Notes 1 : COM2 and COM3 are open

2: COM3 is open



Fig. 29 Example of circuit at each bias



## LCD Display RAM

Address 004016 to 005316 is the designated RAM for the LCD display. When "1" are written to these addresses, the corresponding segments of the LCD display panel are turned on.

### **LCD Drive Timing**

The LCDCK timing frequency (LCD drive timing) is generated internally and the frame frequency can be determined with the following equation;

(divider division ratio for LCD)

Frame frequency= $\frac{f(LCDCK)}{duty ratio}$ 

| Bit<br>Address | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|----------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
|                | COM <sub>3</sub> | COM <sub>2</sub> | COM <sub>1</sub> | COM <sub>0</sub> | COM <sub>3</sub> | COM <sub>2</sub> | COM <sub>1</sub> | COM <sub>0</sub> |
| 004016         |                  | SE               | G1               |                  |                  | SE               | Go               |                  |
| 004116         |                  | SE               | G₃               |                  |                  | SE               | G2               | 1                |
| 004216         |                  | SE               | G₅               |                  |                  | SE               | G4               |                  |
| 004316         |                  | SE               | G7               |                  |                  | SE               | G6               |                  |
| 004416         |                  | SE               | G۹               |                  |                  | SE               | G8               | 1                |
| 004516         |                  | SE               | G11              |                  |                  | SE               | G10              | 1                |
| 004616         |                  | SE               | G13              |                  |                  | SEC              | G12              |                  |
| 004716         |                  | SE               | G15              |                  |                  | SE               | G14              |                  |
| 004816         |                  | SE               | G17              |                  |                  | SEC              | G16              |                  |
| 004916         |                  | SE               | G19              |                  |                  | SE               | G18              |                  |
| 004A16         |                  | SE               | G21              | -                |                  | SE               | G20              |                  |
| 004B16         |                  | SE               | G23              | 2                |                  | SE               | G22              |                  |
| 004C16         |                  | SE               | G25              | 1                | 100              | SE               | G24              |                  |
| 004D16         |                  | SE               | G27              |                  | •                | SE               | G26              |                  |
| 004E16         |                  | SE               | G29              |                  |                  | SE               | G28              |                  |
| 004F16         |                  | SE               | G31              |                  |                  | SE               | G30              |                  |
| 005016         |                  | SE               | G33              | ·                |                  | SE               | G32              |                  |
| 005116         |                  | SE               | G35              |                  |                  | SE               | G34              |                  |
| 005216         |                  | SE               | G37              |                  |                  | SE               | G36              |                  |
| 005316         |                  | SE               | G39              |                  |                  | SE               | G38              |                  |

Fig. 30 LCD display RAM map



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER



Fig. 31 LCD drive waveform (1/2 bias)

SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER





### **CLOCK OUTPUT FUNCTION**

Input/output ports P40 and P41 can output clock. The input/output ports and clock output function are put under double function controlled by the clock output control register (address 002A16).

#### Selection of Input/Output Ports and Clock Output Function

Bits 0 and 1 of the clock output control register can select between the input/output ports and the clock output function.

When selecting the clock output function, clock are output while the direction register of ports P40 and P41 are set to output.

At the next cycle of rewriting the clock output control bit, P40 is switched between the port output and the clock output.

In synchronization with the fall of the clock (resulting from dividing XIN by 5) on rewriting the clock output control bit, P41 is switched between the port output and the clock output.

### **Selection of Output Clock Frequency**

Bit 2 (output clock frequency selection bit) of the clock output control register selects an output clock frequency.

When setting the output clock frequency selection bit to "0", port P40 becomes the frequency of f(XIN) and port P41 becomes the frequency of f(XIN)/5.

At this time, the output pulse of port P40 depends on the XIN input pulse, while the output pulse of port P41 has duty ratio of about 40%.

When setting the output clock frequency selection bit to "1", port P40 becomes the frequency of f(XIN)/2 and port P41 becomes the frequency of f(XIN)/10. At this time, the output pulses of both ports P40 and P41 have duty ratio of 50%.



Fig. 33 Structure of clock output control register



Fig. 34 Clock output function block diagram



#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

# **RESET CIRCUIT**

To reset the microcomputer,  $\overline{\text{RESET}}$  pin should be held at an "L" level for 2 µs or more. Then the  $\overline{\text{RESET}}$  pin is returned to an "H" level (the power source voltage should be between 2.5 V and 5.5 V, and the oscillation should be stable), reset is released. In order to give the XIN clock time to stabilize, internal operation does not begin until after 8200 XIN clock cycles (timer 1 and timer 2 are connected together and 512 cycles of f(XIN)/16) are complete. After the reset is completed, the program starts from the address contained in address FFFD16 (high-order byte) and address FFFC16 (low-order byte).

Make sure that the reset input voltage is less than 0.5 V for Vcc of 2.5 V (Extended operating temperature version: the reset input voltage is less than 0.6V for Vcc of 3.0V).



Fig. 35 Example of reset circuit

|                                        | Address    | Register contents           |
|----------------------------------------|------------|-----------------------------|
| (1) Port P0                            | 000016     | -                           |
| (2) Port P1                            | 000216     | 0016                        |
| (3) Port P1 output control register    | 000316     | 0016                        |
| (4) Port P2                            | 000416     | 0016                        |
| (5) Port P2 direction register         | 000516     | 0016                        |
| (6) Port P3                            | 000616     | 0016                        |
| (7) Port P4                            | 000816     | 0016                        |
| (8) Port P4 direction register         | 000916     | 0016                        |
| (9) Port P5                            | 0 0 0 A 16 | 0016                        |
| (10) Port P5 direction register        | 000B16     | 0016                        |
| (11) Port P6                           | 0 0 0 C 16 | 0016                        |
| (12) Port P6 direction register        | 0 0 0 D 16 | 0016                        |
| (13) Port P7                           | 000E16     | 0016                        |
| (14) Port P7 direction register        | 000F16     |                             |
| (15) Port P8                           | 001016     |                             |
| (16) Port P8 direction register        | 001116     |                             |
| (17) PULL register A                   | 001616     |                             |
| (18) PULL register B                   | 001716     |                             |
| (19) Serial I/O status register        |            |                             |
| (20) Serial I/O control register       | 001016     |                             |
| (21) UART control register             |            |                             |
| (22) Timer X (low)                     | 001B16     |                             |
| (22) Timer X (high)                    | 002016     |                             |
|                                        | 002116     |                             |
| (24) Timer Y (low)                     | 002216     |                             |
| (25) Timer Y (high)                    | 002316     |                             |
| (26) Timer 1                           |            |                             |
| (27) Timer 2                           | 002516     |                             |
| (28) Timer 3                           | 002616     |                             |
| (29) Timer X mode register             | 002716     |                             |
| (30) Timer Y mode register             | 002816     |                             |
| (31) Timer 123 mode register           | 002916     |                             |
| (32) Clock output control register     | 0 0 2 A 16 |                             |
| (33) A-D control register              |            |                             |
| (34) Segment output enable register    | 003816     |                             |
| (35) LCD mode register                 | 003916     |                             |
| (36) Interrupt edge selection register | 0 0 3 A 16 |                             |
| (37) CPU mode register                 | 003B16     |                             |
| (38) Interrupt request register 1      | 0 0 3 C 16 |                             |
| (39) Interrupt request register 2      | 0 0 3 D 16 |                             |
| (40) Interrupt control register 1      | 003E16     |                             |
| (41) Interrupt control register 2      | 003F16     |                             |
| (42) Processor status register         |            | XXXXXIXX                    |
| (43) Program counter                   |            | Contents of address FFFD 16 |
|                                        | (PC∟)      | Contents of address FFFC 16 |
|                                        |            |                             |

Note : The contents of all other registers and RAM are undefined after reset, so they must be initialized by software. X : Undefined

Fig. 36 Internal state of microcomputer immediately after reset



**MITSUBISHI MICROCOMPUTERS** 

# 3825 Group

SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER



>

Fig. 37 Reset sequence



### **CLOCK GENERATING CIRCUIT**

The 3825 group has two built-in oscillation circuits. An oscillation circuit can be formed by connecting a resonator between XIN and XOUT (XCIN and XCOUT). Use the circuit constants in accordance with the resonator manufacturer's recommended values. No external resistor is needed between XIN and XOUT since a feed-back resistor exists on-chip. However, an external feed-back resistor is needed between XCIN and XCOUT.

To supply a clock signal externally, input it to the XIN pin and make the XOUT pin open. The sub-clock XCIN-XCOUT oscillation circuit cannot directly input clocks that are externally generated. Accordingly, be sure to cause an external resonator to oscillate.

Immediately after poweron, only the XIN oscillation circuit starts oscillating, and XCIN and XCOUT pins function as I/O ports. The pull-up resistor of XCIN and XCOUT pins must be made invalid to use the sub-clock.

#### **Frequency Control**

#### Middle-speed mode

The internal clock  $\phi$  is the frequency of XIN divided by 8. After reset, this mode is selected.

#### High-speed mode

The internal clock  $\phi$  is half the frequency of XIN.

#### Low-speed mode

- The internal clock  $\phi$  is half the frequency of XCIN.
- A low-power consumption operation can be realized by stopping the main clock XIN in this mode. To stop the main clock, set bit 5 of the CPU mode register to "1".

When the main clock XIN is restarted, set enough time for oscillation to stabilize by programming.

Note: If you switch the mode between middle/high-speed and lowspeed, stabilize both XIN and XCIN oscillations. The sufficient time is required for the sub-clock to stabilize, especially immediately after poweron and at returning from stop mode. When switching the mode between middle/highspeed and low-speed, set the frequency on condition that f(XIN)>3f(XCIN).

# **Oscillation Control**

#### Stop mode

If the STP instruction is executed, the internal clock  $\phi$  stops at an "H" level, and XIN and XCIN oscillators stop. Timer 1 is set to "FF16" and timer 2 is set to "0116".

Either XIN or XCIN divided by 16 is input to timer 1 as count source, and the output of timer 1 is connected to timer 2.

The bits of the timer 123 mode register except bit 4 are cleared to "0". Set the timer 1 and timer 2 interrupt enable bits to disabled ("0") before executing the STP instruction.

Oscillator restarts at reset or when an external interrupt is received, but the internal clock  $\phi$  is not supplied to the CPU until timer 2 underflows. This allows time for the clock circuit oscillation to stabilize.

#### Wait mode

If the WIT instruction is executed, the internal clock  $\phi$  stops at an "H" level. The states of XIN and XCIN are the same as the state before the executing the WIT instruction. The internal clock restarts at reset or when an interrupt is received. Since the oscillator does not stop, normal operation can be started immediately after the clock is restarted.



Fig. 38 Ceramic resonator circuit



Fig. 39 External clock input circuit



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER



Fig. 40 Clock generating circuit block diagram



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER





### NOTES ON PROGRAMMING Processor Status Register

The contents of the processor status register (PS) after a reset are undefined, except for the interrupt disable flag (I) which is "1". After a reset, initialize flags which affect program execution.

In particular, it is essential to initialize the index X mode (T) and the decimal mode (D) flags because of their effect on calculations.

#### Interrupt

The contents of the interrupt request bits do not change immediately after they have been written. After writing to an interrupt request register, execute at least one instruction before performing a BBC or BBS instruction.

### **Decimal Calculations**

To calculate in decimal notation, set the decimal mode flag (D) to "1", then execute an ADC or SBC instruction. Only the ADC and SBC instructions yield proper decimal results. After executing an ADC or SBC instruction, execute at least one instruction before executing a SEC, CLC, or CLD instruction.

In decimal mode, the values of the negative (N), overflow (V), and zero (Z) flags are invalid.

The carry flag can be used to indicate whether a carry or borrow has occurred. Initialize the carry flag before each calculation. Clear the carry flag before an ADC and set the flag before an SBC.

#### Timers

If a value n (between 0 and 255) is written to a timer latch, the frequency division ratio is 1/(n + 1).

## Multiplication and Division Instructions

The index mode (T) and the decimal mode (D) flags do not affect the MUL and DIV instruction.

The execution of these instructions does not change the contents of the processor status register.

# Ports

The contents of the port direction registers cannot be read. The following cannot be used:

- The data transfer instruction (LDA, etc.)
- The operation instruction when the index X mode flag (T) is "1"
- The addressing mode which uses the value of a direction register as an index
- The bit-test instruction (BBC or BBS, etc.) to a direction register
- The read-modify-write instruction (ROR, CLB, or SEB, etc.) to a direction register

Use instructions such as LDM and STA, etc., to set the port direction registers.

# Serial I/O

In clock synchronous serial I/O, if the receive side is using an external clock and it is to output the  $\overline{\text{SRDY}}$  signal, set the transmit enable bit, the receive enable bit, and the  $\overline{\text{SRDY}}$  output enable bit to "1".

Serial I/O1 continues to output the final bit from the TxD pin after transmission is completed.

### **A-D Converter**

The comparator uses internal capacitors whose charge will be lost if the clock frequency is too low.

Make sure that f(XIN) is at least 500kHz during an A-D conversion. Do not execute the STP or WIT instruction during an A-D conversion.

# Instruction Execution Time

The instruction execution time is obtained by multiplying the frequency of the internal clock  $\phi$  by the number of cycles needed to execute an instruction.

The number of cycles required to execute an instruction is shown in the list of machine instructions.

The frequency of the internal clock  $\phi$  is half of the XIN frequency.



## DATA REQUIRED FOR MASK ORDERS

The following are necessary when ordering a mask ROM production:

- (1) Mask ROM Order Confirmation Form
- (2) Mark Specification Form
- (3) Data to be written to ROM, in EPROM form (three identical copies)

### **ROM PROGRAMMING METHOD**

The built-in PROM of the blank One Time PROM version and builtin EPROM version can be read or programmed with a generalpurpose PROM programmer using a special programming adapter. Set the address of PROM programmer in the user ROM area.

#### Table 10. Programming adapter

| Package  | Name of Programming Adapter |
|----------|-----------------------------|
| 100P6S-A | PCA4738F-100A               |
| 100P6D-A | PCA4738G-100                |
| 100D0    | PCA4738L-100A               |

The PROM of the blank One Time PROM version is not tested or screened in the assembly process and following processes. To ensure proper operation after programming, the procedure shown in Figure 36 is recommended to verify programming.



Fig. 42 Programming and testing of One Time PROM version



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

# ABSOLUTE MAXIMUM RATINGS

### Table 11. Absolute maximum ratings

| Symbol | Parameter                                                                            | Conditions                      | Ratings          | Unit |
|--------|--------------------------------------------------------------------------------------|---------------------------------|------------------|------|
| Vcc    | Power source voltage                                                                 |                                 | -0.3 to 7.0      | V    |
| VI     | Input voltage P16, P17, P20–P27, P40–P47,<br>P50–P57, P60–P67, P80, P81              |                                 | -0.3 to Vcc +0.3 | V    |
| VI     | Input voltage P70-P77                                                                |                                 | -0.3 to Vcc +0.3 | V    |
| Vi     | Input voltage VL1                                                                    | All voltages are based on Vss.  | -0.3 to VL2      | V    |
| Vi     | Input voltage VL2                                                                    | Output transistors are cut off. | VL1 to VL3       | V    |
| Vi     | Input voltage VL3                                                                    | -                               | VL2 to 7.0       | V    |
| VI     | Input voltage C1, C2                                                                 |                                 | -0.3 to 7.0      | V    |
| VI     | Input voltage RESET, XIN                                                             |                                 | -0.3 to Vcc +0.3 | V    |
| Vo     | Output voltage C1, C2                                                                | -                               | -0.3 to 7.0      | V    |
| Ma     |                                                                                      | At output port                  | -0.3 to Vcc      | V    |
| Vo     | Output voltage P00–P07, P10–P15, P30–P37                                             | At segment output               | -0.3 to VL3      | V    |
| Vo     | Output voltage P16, P17, P20–P27, P40–P47,<br>P50–P57, P60–P67, P71–P77,<br>P80, P81 | ~                               | -0.3 to Vcc +0.3 | V    |
| Vo     | Output voltage VL3                                                                   |                                 | -0.3 to 7.0      | V    |
| Vo     | Output voltage VL2, SEG0-SEG17                                                       |                                 | -0.3 to VL3      | V    |
| Vo     | Output voltage XOUT                                                                  |                                 | -0.3 to Vcc +0.3 | V    |
| Pd     | Power dissipation                                                                    | Ta = 25°C                       | 300              | mW   |
| Topr   | Operating temperature                                                                |                                 | -20 to 85        | °C   |
| Tstg   | Storage temperature                                                                  |                                 | -40 to 125       | °C   |

# **RECOMMENDED OPERATING CONDITIONS**

Table 12. Recommended operating conditions (1) (Vcc = 2.5 to 5.5 V, Ta = -20 to 85°C, unless otherwise noted.)

| Symbol |                             | Parameter                                                                          |         | Limits |         | Unit |
|--------|-----------------------------|------------------------------------------------------------------------------------|---------|--------|---------|------|
| Symbol |                             | Falanielei                                                                         | Min.    | Тур.   | Max.    | Unit |
|        |                             | High-speed mode f(XIN) = 8 MHz                                                     | 4.0     | 5.0    | 5.5     |      |
| Vcc    | Power source voltage        | Middle-speed mode f(XIN) = 8 MHz                                                   | 2.5     | 5.0    | 5.5     | V    |
|        |                             | Low-speed mode                                                                     | 2.5     | 5.0    | 5.5     |      |
| Vss    | Power source voltage        |                                                                                    |         | 0      |         | V    |
| Vref   | A-D conversion reference ve | oltage                                                                             | 2.0     |        | Vcc     | V    |
| AVss   | Analog power source voltag  | ge                                                                                 |         | 0      |         | V    |
| VIA    | Analog input voltage AN0-A  | N7                                                                                 | AVss    |        | Vcc     | V    |
| Vih    | "H" input voltage           | P16, P17, P40, P41, P45, P47, P52, P53, P56,<br>P60–P67, P70–P77, P80, P81 (CM4=0) | 0.7 Vcc |        | Vcc     | V    |
| Vih    | "H" input voltage           | P20–P27, P42–P44, P46, P50, P51, P54, P55, P57,                                    | 0.8 Vcc |        | Vcc     | V    |
| Vih    | "H" input voltage           | RESET                                                                              | 0.8 Vcc |        | Vcc     | V    |
| Vih    | "H" input voltage           | XIN                                                                                | 0.8 Vcc |        | Vcc     | V    |
| VIL    | "L" input voltage           | P16, P17, P40, P41, P45, P47, P52, P53, P56,<br>P60–P67, P70–P77, P80, P81 (CM4=0) | 0       |        | 0.3 Vcc | V    |
| VIL    | "L" input voltage           | P20–P27, P42–P44, P46, P50, P51, P54, P55, P57                                     | 0       |        | 0.2 Vcc | V    |
| VIL    | "L" input voltage           | RESET                                                                              | 0       |        | 0.2 Vcc | V    |
| VIL    | "L" input voltage           | XIN                                                                                | 0       |        | 0.2 Vcc | V    |



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

#### Table 13. Recommended operating conditions (2)

(Vcc = 2.5 to 5.5 V, Ta = -20 to 85°C, unless otherwise noted)

| Symbol               |                                                   | Parameter                       |                                                                    |      | Limits |               |     |
|----------------------|---------------------------------------------------|---------------------------------|--------------------------------------------------------------------|------|--------|---------------|-----|
| Symbol               |                                                   | Falameter                       |                                                                    | Min. | Тур.   | Max.          | Uni |
| $\Sigma$ IOH(peak)   | "H" total peak output current                     | P00-P07, P10-P                  | 17, P20–P27, P30–P37 (Note 1)                                      |      |        | -20           | mA  |
| $\Sigma$ IOH(peak)   | "H" total peak output current                     | P40-P47,P50-I<br>(Note 1)       | P57, P60–P67, P71–P77, P80, P81                                    |      |        | -20           | mA  |
| $\Sigma$ IOL(peak)   | "L" total peak output current                     | P00-P07, P10-P                  | 17, P20-P27, P30-P37 (Note 1)                                      |      |        | 20            | mA  |
| $\Sigma$ IOL(peak)   | "L" total peak output current                     | P40-P47,P50-I                   | P57, P60–P67, P80, P81 (Note 1)                                    |      |        | 20            | mA  |
| $\Sigma$ IOL(peak)   | "L" total peak output current                     | P71-P77 (Note 1                 | )                                                                  |      |        | 40            | mA  |
| $\Sigma$ IOH(avg)    | "H" total average output current                  | P00-P07,P10-                    | P17, P20–P27, P30–P37 (Note 1)                                     |      |        | -10           | mA  |
| $\Sigma$ IOH(avg)    | "H" total average output current                  | P40–P47, P50–<br>(Note 1)       | P57, P60–P67, P71–P77, P80, P81                                    |      |        | -10           | mA  |
| $\Sigma$ IOL(avg)    | "L" total average output current                  | P00-P07, P10-                   | P17, P20–P27, P30–P37 (Note 1)                                     |      |        | 10            | mA  |
| $\Sigma$ IOL(avg)    | "L" total average output current                  | P40-P47, P50-                   | P57, P60–P67, P80, P81 (Note 1)                                    |      |        | 10            | mA  |
| $\Sigma$ IOL(avg)    | "L" total average output current                  | P71-P77 (Note 1                 | )                                                                  |      |        | 20            | mA  |
| IOH(peak)            | "H" peak output current                           | P00-P07, P10-                   | P15, P30–P37 (Note 2)                                              | 2    |        | -0.5          | mA  |
| IOH(peak)            | "H" peak output current                           | P16, P17, P20–<br>P71–P77, P80, | P27, P40–P47, P50–P57, P60–P67,<br>P81 (Note 2)                    |      |        | -5.0          | mA  |
| IOL(peak)            | "L" peak output current                           | P00-P07, P10-                   | P15, P30–P37 (Note 2)                                              |      |        | 5.0           | mA  |
| IOL(peak)            | "L" peak output current                           | P16, P17, P20-<br>P70-P77, P80, | P27, P40–P47, P50–P57, P60–P67,<br>P81 (Note 2)                    |      |        | 10            | mA  |
| IOH(avg)             | "H" average output current                        | P00-P07, P10-                   | P15, P30–P37 (Note 2)                                              |      |        | -0.1          | mA  |
| IOH(avg)             | "H" average output current                        | P16, P17, P20–<br>P71–P77, P80, | P27, P40–P47, P50–P57, P60–P67,<br>P81 (Note 3)                    |      |        | -2.5          | mA  |
| IOL(avg)             | "L" average output current                        | P00-P07, P10-                   | P15, P30–P37 (Note 3)                                              |      |        | 2.5           | mA  |
| IOL(avg)             | "L" average output current                        | P16, P17, P20-<br>P71-P77, P80, | P27, P40–P47, P50–P57, P60–P67,<br>P81 (Note 3)                    |      |        | 5.0           | mA  |
|                      | Input frequency for timere V and                  |                                 | (4.0 V ≤ Vcc ≤ 5.5 V)                                              |      |        | 4.0           | MHz |
| f(CNTR0)<br>f(CNTR1) | Input frequency for timers X and (duty cycle 50%) |                                 | (Vcc ≤ 4.0 V)                                                      |      |        | (2XVcc)<br>-4 | MHz |
| f(XIN)               | Main clock input oscillation frequ<br>(Note 4)    | lency                           | High-speed mode $(4.0 \text{ V} \le \text{Vcc} \le 5.5 \text{ V})$ |      |        | 8.0           | MH  |
|                      |                                                   |                                 | High-speed mode $(Vcc \le 4.0 V)$                                  |      |        | (4XVcc)<br>-8 | MH  |
|                      |                                                   |                                 | Middle-speed mode                                                  |      |        | 8.0           | MH: |
| f(XCIN)              | Sub-clock input oscillation frequ                 | ency (Note 4, 5)                |                                                                    |      | 32.768 | 50            | kHz |

Note 1: The total output current is the sum of all the currents flowing through all the applicable ports. The total average current is an average value measured over 100 ms. The total peak current is the peak value of all the currents.

2: The peak output current is the peak current flowing in each port.

3: The average output current is an average value measured over 100 ms.

4: When the oscillation frequency has a duty cycle of 50%.

5: When using the microcomputer in low-speed mode, make sure that the sub-clock input oscillation frequency on condition that  $f(X_{CIN}) < f(X_{IN})/3$ .



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

# **ELECTRICAL CHARACTERISTICS**

#### Table 14. Electrical characteristics (1) (Vcc =4.0 to 5.5 V, Ta = -20 to $85^{\circ}$ C, unless otherwise noted)

| Symbol    |                     | Parameter                                                            | Test conditions                                                    |         | Limits |      | Uni |
|-----------|---------------------|----------------------------------------------------------------------|--------------------------------------------------------------------|---------|--------|------|-----|
| Symbol    |                     | Tarameter                                                            |                                                                    | Min.    | Тур.   | Max. |     |
|           |                     |                                                                      | Юн = -0.1 mA                                                       | Vcc-2.0 |        |      | V   |
| Vон       | "H" output voltage  | P00-P07, P10-P15, P30-P37                                            | Іон = –25 μА                                                       | Vcc-1.0 |        |      | V   |
|           |                     |                                                                      | Vcc = 2.5 V                                                        | 100 110 |        |      |     |
|           |                     |                                                                      | Iон = –5 mA                                                        | Vcc-2.0 |        |      | V   |
| Vон       | "H" output voltage  | P16, P17, P20–P27, P40–P47, P50–P57, P60–P67, P71–P77,               | Іон = –1.25 mA                                                     | Vcc-0.5 |        |      | V   |
| VOH       |                     | P80, P81 (Note 1)                                                    | Iон = –1.25 mA                                                     | Vcc-1.0 |        |      | l v |
|           |                     |                                                                      | Vcc = 2.5 V                                                        | 1.0     |        |      | ľ   |
|           |                     |                                                                      | IOL = 5 mA                                                         |         |        | 2.0  | V   |
| Vol       | "I " output voltage | P00–P07, P10–P15, P30–P37                                            | IOL = 1.25 mA                                                      |         |        | 0.5  | V   |
| VOL       |                     |                                                                      | IOL = 1.25 mA                                                      |         |        | 1.0  | l v |
|           |                     |                                                                      | Vcc = 2.5 V                                                        |         |        | 1.0  | V   |
|           |                     |                                                                      | IOL = 10 mA                                                        |         |        | 2.0  | V   |
| Vol       | "L" output voltage  | P16, P17, P20–P27, P40–P47, P50–P57, P60–P67, P71–P77,               | IOL = 2.5 mA                                                       |         |        | 0.5  | V   |
| VOL       |                     | P80, P81 (Note 1)                                                    | IOL = 2.5 mA                                                       |         |        | 1.0  | V   |
|           |                     |                                                                      | Vcc = 2.5 V                                                        |         |        | 1.0  |     |
| Vt+ – Vt– | Hysteresis          | INT0–INT3, ADT, CNTR0,<br>CNTR1, P20–P27                             |                                                                    |         | 0.5    |      | v v |
| Vt+ – Vt– | Hysteresis          | Sclk, RxD                                                            |                                                                    |         | 0.5    |      | V   |
| Vt+ – Vt– | Hysteresis          | RESET                                                                | RESET: Vcc=2.5 V to 5.5 V                                          |         | 0.5    |      | V   |
| Іін       | "H" input current   | P16, P17, P20–P27,P40–P47,<br>P50–P57, P60–P67, P70–P77,<br>P80, P81 | VI = VCC                                                           |         |        | 5.0  | μA  |
| Ін        | "H" input current   | RESET                                                                | VI = VCC                                                           |         |        | 5.0  | μA  |
| Іін       | "H" input current   | XIN                                                                  | VI = VCC                                                           |         | 4.0    |      | μ   |
|           |                     | 6                                                                    | VI = VSS<br>Pull-ups "off"                                         |         |        | -5.0 | μ   |
| lıL       | "L" input current   | P16, P17, P20–P27,P40–P47,<br>P50–P57, P60–P67, P71–P77,<br>P80, P81 | Vcc = 5 V, VI = Vss<br>Pull-ups "on"                               | -30     | -70    | -140 | μ/  |
|           |                     |                                                                      | Vcc = 3 V, VI = Vss<br>Pull-ups "on"                               | -6      | -25    | -45  | μ/  |
| lı∟       | "L" input current   | P70                                                                  |                                                                    |         |        | -5.0 | μ/  |
| lı∟       | "L" input current   | RESET                                                                | VI = VSS                                                           |         |        | -5.0 | μ/  |
| lı∟       | "L" input current   | XIN                                                                  | VI = VSS                                                           |         | -4.0   |      | μ   |
| Iload     |                     | t P00–P07, P10–P15, P30–P37                                          | Vcc = 5.0 V, Vo = Vcc, Pull-downs "on"<br>Output transistors "off" | 30      | 70     | 140  | μ   |
|           |                     |                                                                      | Vcc = 3.0 V, Vo = Vcc, Pull-downs "on"<br>Output transistors "off" | 6.0     | 25     | 45   | μ/  |
| ILEAK     | Output leak curren  | t P00–P07, P10–P15, P30–P37                                          | Vo = Vcc, Pull-downs "off"<br>Output transistors "off"             |         |        | 5.0  | μ   |
|           |                     |                                                                      | Vo = Vss, Pull-downs "off"<br>Output transistors "off"             |         |        | -5.0 | μ   |

Note 1: When "1" is set to port Xc switch bit (bit 4 of address 003B16) of CPU mode register, the drive ability of port P80 is different from the value above mentioned.



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

#### Table 15. Electrical characteristics (2)

(Vcc =2.5 to 5.5 V, Ta = –20 to 85°C, unless otherwise noted)

| Symbol | Parameter                  | Test conditions                              |                      | Limits |      | - Unit |  |  |
|--------|----------------------------|----------------------------------------------|----------------------|--------|------|--------|--|--|
| Symbol | Falameter                  | Test conditions                              | Min.                 | Тур.   | Max. |        |  |  |
| VRAM   | RAM retention voltage      | At clock stop mode                           | 2.0                  |        | 5.5  | V      |  |  |
|        |                            | <ul> <li>High-speed mode, VCC = 5</li> </ul> | V                    |        |      |        |  |  |
|        |                            | f(XIN) = 8 MHz                               |                      |        |      |        |  |  |
|        |                            | f(XCIN) = 32.768 kHz                         |                      | 6.4    | 13   | mA     |  |  |
|        |                            | Output transistors "off"                     |                      |        |      |        |  |  |
|        |                            | A-D converter in operating                   |                      |        |      |        |  |  |
|        |                            | • High-speed mode, VCC = 5                   | V                    |        |      |        |  |  |
|        |                            | f(XIN) = 8 MHz (in WIT stat                  | e)                   |        |      |        |  |  |
|        |                            | f(Xcin) = 32.768 kHz                         |                      | 1.6    | 3.2  | mA     |  |  |
|        |                            | Output transistors "off"                     |                      |        |      |        |  |  |
|        |                            | A-D converter in operating                   |                      |        |      |        |  |  |
|        |                            | • Low-speed mode, VCC = 5 V,                 | Ta≤55°C              |        |      |        |  |  |
|        |                            | f(XIN) = stopped                             | 0                    | 25     | 36   | μA     |  |  |
|        |                            | f(Xcin) = 32.768 kHz                         |                      |        |      |        |  |  |
|        |                            | Output transistors "off"                     |                      |        |      |        |  |  |
| Icc    | Power source current       | • Low-speed mode, $VCC = 5 V$ ,              | Ta = 25°C            |        |      |        |  |  |
|        |                            | f(XIN) = stopped                             |                      | 7.0    | 14.0 | μA     |  |  |
|        |                            | f(XCIN) = 32.768 kHz (in W                   | IT state)            |        |      |        |  |  |
|        |                            | Output transistors "off"                     |                      |        |      |        |  |  |
|        |                            | • Low-speed mode, Vcc = 3 V,                 | Ta≤55°C              |        |      |        |  |  |
|        |                            | f(XIN) = stopped                             |                      | 15     | 22   | μA     |  |  |
|        |                            |                                              | f(XCIN) = 32.768 kHz |        |      |        |  |  |
|        |                            | Output transistors "off"                     |                      |        |      |        |  |  |
|        |                            | • Low-speed mode, Vcc = 3 V,                 | Ta≤25°C              |        |      |        |  |  |
|        |                            | f(XIN) = stopped                             | . <u> </u>           | 4.5    | 9.0  | μA     |  |  |
|        |                            | f(XCIN) = 32.768 kHz (in W                   | II state)            |        |      | .      |  |  |
|        |                            | Output transistors "off"                     |                      |        |      |        |  |  |
|        |                            | All oscillation stopped Ta                   | = 25 °C              | 0.1    | 1.0  |        |  |  |
|        |                            | Output transistors "off" Ta                  | = 85 °C              |        | 10   | - μA   |  |  |
| VL1    | Power source voltage       | When using voltage multipli                  | er 1.3               | 1.8    | 2.3  | V      |  |  |
| IL1    | Power source current (VL1) | VL1 = 1.8 V                                  |                      | 3.0    | 6.0  |        |  |  |
| IL1    | (Note)                     | VL1 < 1.3 V                                  |                      | 10     | 50   | - μΑ   |  |  |

Note : When the voltage multiplier control bit of the LCD mode register (bit 4 at address 003916) is "1".



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

# **A-D CONVERTER CHARACTERISTICS**

### Table 16. A-D converter characteristics

 $(Vcc = 4.0 \text{ to } 5.5 \text{ V}, Vss = 0 \text{ V}, T_a = -20 \text{ to } 85^{\circ}C, 4 \text{ MHz} \le f(XiN) \le 8 \text{ MHz}, \text{ in middle-/high-speed mode, unless otherwise noted.})$ 

| Symbol Par | Parameter                                        | Test conditions  |      | Limits         |      | Unit |
|------------|--------------------------------------------------|------------------|------|----------------|------|------|
| Symbol     |                                                  |                  | Min. | Тур.           | Max. |      |
| -          | Resolution                                       |                  |      |                | 8    | Bits |
| -          | Absolute accuracy (excluding quantization error) | VCC = VREF = 5 V |      |                | ±2   | LSB  |
| tCONV      | Conversion time                                  | f(XIN) = 8 MHz   |      | 12.5<br>(Note) |      | μs   |
| RLADDER    | Ladder resistor                                  |                  | 12   | 35             | 100  | kΩ   |
| IVREF      | Reference input current                          | VREF = 5 V       | 50   | 150            | 200  | μA   |
| lia        | Analog port input current                        |                  |      |                | 5.0  | μA   |
|            |                                                  |                  |      |                |      |      |
|            |                                                  | nour             |      |                |      |      |



# MITSUBISHI MICROCOMPUTERS

# 3825 Group

SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

# **TIMING REQUIREMENTS 1**

Table 17. Timing requirements 1 (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted.)

| Cumbal        | Derometer                                     |      | Limits |      |        |
|---------------|-----------------------------------------------|------|--------|------|--------|
| Symbol        | Parameter                                     | Min. | Тур.   | Max. | - Unit |
| tw(RESET)     | Reset input "L" pulse width                   | 2    |        |      | μs     |
| tc(XIN)       | Main clock input cycle time (XIN input)       | 125  |        |      | ns     |
| twH(XIN)      | Main clock input "H" pulse width              | 45   |        |      | ns     |
| twL(XIN)      | Main clock input "L" pulse width              | 40   |        |      | ns     |
| tc(CNTR)      | CNTR0, CNTR1 input cycle time                 | 250  |        |      | ns     |
| twH(CNTR)     | CNTR0, CNTR1 input "H" pulse width            | 105  |        |      | ns     |
| twL(CNTR)     | CNTR0, CNTR1 input "L" pulse width            | 105  |        |      | ns     |
| twH(INT)      | INTo to INT3 input "H" pulse width            | 80   |        |      | ns     |
| twL(INT)      | INTo to INT3 input "L" pulse width            | 80   |        |      | ns     |
| tc(Sclк)      | Serial I/O clock input cycle time (Note)      | 800  |        |      | ns     |
| twH(Sc∟ĸ)     | Serial I/O clock input "H" pulse width (Note) | 370  |        |      | ns     |
| twL(Sclk)     | Serial I/O clock input "L" pulse width (Note) | 370  |        |      | ns     |
| tsu(RxD-Sclk) | Serial I/O input set up time                  | 220  |        |      | ns     |
| th(Sclk-RxD)  | Serial I/O input hold time                    | 100  |        |      | ns     |

**Note :** When f(XIN) = 8 MHz and bit 6 of address 001A16 is "1".

Divide this value by four when f(XIN) = 8 MHz and bit 6 of address 001A16 is "0".

# **TIMING REQUIREMENTS 2**

Table 18. Timing requirements 2 (Vcc = 2.5 to 4.0 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted.)

| Symbol        | Parameter                                     |                    | Limits |      |        |
|---------------|-----------------------------------------------|--------------------|--------|------|--------|
| Symbol        | Parameter                                     | Min.               | Тур.   | Max. | - Unit |
| tw(RESET)     | Reset input "L" pulse width                   | 2                  |        |      | μs     |
| tc(XIN)       | Main clock input cycle time (XIN input)       | 125                |        |      | ns     |
| twH(XIN)      | Main clock input "H" pulse width              | 45                 |        |      | ns     |
| twL(XIN)      | Main clock input "L" pulse width              | 40                 |        |      | ns     |
| tc(CNTR)      | CNTR0, CNTR1 input cycle time                 | 500/<br>(Vcc-2)    |        |      | ns     |
| twH(CNTR)     | CNTR0, CNTR1 input "H" pulse width            | 250/<br>(Vcc-2)-20 |        |      | ns     |
| twL(CNTR)     | CNTRo, CNTR1 input "L" pulse width            | 250/<br>(Vcc-2)-20 |        |      | ns     |
| twH(INT)      | INTo to INT3 input "H" pulse width            | 230                |        |      | ns     |
| twL(INT)      | INTo to INT3 input "L" pulse width            | 230                |        |      | ns     |
| tc(Sclк)      | Serial I/O clock input cycle time (Note)      | 2000               |        |      | ns     |
| twH(Sclк)     | Serial I/O clock input "H" pulse width (Note) | 950                |        |      | ns     |
| twL(Sclk)     | Serial I/O clock input "L" pulse width (Note) | 950                |        |      | ns     |
| tsu(RxD-ScLK) | Serial I/O input set up time                  | 400                |        |      | ns     |
| th(Sclk-RxD)  | Serial I/O input hold time                    | 200                |        |      | ns     |

Note: When f(XIN) = 8 MHz and bit 6 of address 001A16 is "1".

Divide this value by four when f(XIN) = 8 MHz and bit 6 of address 001A16 is "0".



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

# **SWITCHING CHARACTERISTICS 1**

Table 19. Switching characteristics 1 (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to  $85^{\circ}$ C, unless otherwise noted.)

| Cumbal       | Parameter                               |               |      | - Unit |      |
|--------------|-----------------------------------------|---------------|------|--------|------|
| Symbol       | Falanielei                              | Min.          | Тур. | Max.   | Onit |
| twH(Sclк)    | Serial I/O clock output "H" pulse width | tc(Sclк)/2-30 |      |        | ns   |
| twL(Sc∟ĸ)    | Serial I/O clock output "L" pulse width | tc(Sclк)/2-30 |      |        | ns   |
| td(Sclk-TxD) | Serial I/O output delay time (Note 1)   |               |      | 140    | ns   |
| tv(Sclk-TxD) | Serial I/O output valid time (Note 1)   | -30           |      |        | ns   |
| tr(Sc∟ĸ)     | Serial I/O clock output rising time     |               |      | 30     | ns   |
| tf(Sclк)     | Serial I/O clock output falling time    |               |      | 30     | ns   |
| tr(CMOS)     | CMOS output rising time (Note 2)        |               | 10   | 30     | ns   |
| tf(CMOS)     | CMOS output falling time (Note 2)       |               | 10   | 30     | ns   |

Notes 1 : When the P45/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0".

2 : XOUT and XCOUT pins are excluded.

# **SWITCHING CHARACTERISTICS 2**

#### Table 20. Switching characteristics 2 (Vcc = 2.5 to 4.0 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted.)

| Symbol       | Parameter                               |               | - Unit |      |    |
|--------------|-----------------------------------------|---------------|--------|------|----|
| Symbol       | Parameter                               | Min.          | Тур.   | Max. |    |
| twH(Sclк)    | Serial I/O clock output "H" pulse width | tc(Sclк)/2-50 |        |      | ns |
| twL(ScLк)    | Serial I/O clock output "L" pulse width | tc(Sclк)/2-50 |        |      | ns |
| td(Sc∟κ–TxD) | Serial I/O output delay time (Note 1)   |               |        | 350  | ns |
| tv(Sclk-TxD) | Serial I/O output valid time (Note 1)   | -30           |        |      | ns |
| tr(Scьк)     | Serial I/O clock output rising time     |               |        | 50   | ns |
| tf(ScLк)     | Serial I/O clock output falling time    |               |        | 50   | ns |
| tr(CMOS)     | CMOS output rising time (Note 2)        |               | 20     | 50   | ns |
| tf(CMOS)     | CMOS output falling time (Note 2)       |               | 20     | 50   | ns |

Notes 1 : When the P45/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0". 2 : XOUT and XCOUT pins are excluded.



# ABSOLUTE MAXIMUM RATINGS (Extended Operating Temperature Version)

#### Table 21. Absolute maximum ratings (Extended operating temperature version)

| Symbol | Parameter                                                                           | Conditions                      | Ratings          | Unit |
|--------|-------------------------------------------------------------------------------------|---------------------------------|------------------|------|
| Vcc    | Power source voltage                                                                |                                 | -0.3 to 7.0      | V    |
| VI     | Input voltage P16, P17, P20–P27, P40–P47,<br>P50–P57, P60–P67, P80, P81             | -                               | -0.3 to Vcc +0.3 | V    |
| Vi     | Input voltage P70–P77                                                               | _                               | -0.3 to Vcc +0.3 | V    |
| Vi     | Input voltage VL1                                                                   | All voltages are based on Vss.  | -0.3 to VL2      | V    |
| Vi     | Input voltage VL2                                                                   | Output transistors are cut off. | VL1 to VL3       | V    |
| VI     | Input voltage VL3                                                                   |                                 | VL2 to 7.0       | V    |
| Vi     | Input voltage C1, C2                                                                |                                 | -0.3 to 7.0      | V    |
| Vi     | Input voltage RESET, XIN                                                            |                                 | -0.3 to Vcc +0.3 | V    |
| Vo     | Output voltage C1, C2                                                               |                                 | -0.3 to 7.0      | V    |
|        |                                                                                     | At output port                  | -0.3 to Vcc      | V    |
| Vo     | Output voltage P00–P07, P10–P15, P30–P37                                            | At segment output               | -0.3 to VL3      | V    |
| Vo     | Output voltage P16, P17, P20–P27, P40–P47,<br>P50–P57, P60–P67, P71–P77<br>P80, P81 | S a                             | -0.3 to Vcc +0.3 | V    |
| Vo     | Output voltage VL3                                                                  |                                 | -0.3 to 7.0      | V    |
| Vo     | Output voltage VL2, SEG0-SEG17                                                      |                                 | -0.3 to VL3      | V    |
| Vo     | Output voltage XOUT                                                                 |                                 | -0.3 to Vcc +0.3 | V    |
| Pd     | Power dissipation                                                                   | Ta = 25°C                       | 300              | mW   |
| Topr   | Operating temperature                                                               |                                 | -40 to 85        | °C   |
| Tstg   | Storage temperature                                                                 |                                 | -65 to 150       | °C   |

# **RECOMMENDED OPERATING CONDITIONS (Extended Operating Temperature Version)**

# Table 22. Recommended operating conditions (Extended operating temperature version) (1)

(Vcc = 2.5 to 5.5 V, Ta = -20 to 85°C, and Vcc = 3.0 to 5.5 V, Ta = -40 to -20°C, unless otherwise noted.)

| Symbol | Parameter                  |                                                |                            | Limits  |      | Unit    |      |
|--------|----------------------------|------------------------------------------------|----------------------------|---------|------|---------|------|
| Symbol |                            | Parameter                                      |                            | Min.    | Тур. | Max.    | Unit |
|        |                            | High-speed mode f(XIN                          | I)=8 MHz                   | 4.0     | 5.0  | 5.5     |      |
|        |                            | Middle-speed mode                              | Ta = −20 to 85°C           | 2.5     | 5.0  | 5.5     |      |
| Vcc    | cc Power source voltage    | f(XIN) = 8 MHz                                 | Ta = -40 to -20°C          | 3.0     | 5.0  | 5.5     |      |
|        |                            | Low-speed mode                                 | Ta = −20 to 85°C           | 2.5     | 5.0  | 5.5     |      |
| •      | Low-speed mode             | Ta = -40 to -20°C                              | 3.0                        | 5.0     | 5.5  |         |      |
| Vss    | Power source voltage       |                                                |                            |         | 0    |         | V    |
| Vref   | A-D conversion reference v | oltage                                         |                            | 2.0     |      | Vcc     | V    |
| AVss   | Analog power source voltag | e                                              |                            |         | 0    |         | V    |
| VIA    | Analog input voltage       | AN0-AN7                                        |                            | AVss    |      | Vcc     | V    |
| Vih    | "H" input voltage          | P16, P17, P40, P41, P4<br>P60–P67, P70–P77, P8 |                            | 0.7 Vcc |      | Vcc     | V    |
| Vih    | "H" input voltage          | P20-P27, P42-P44, P4                           | 6, P50, P51, P54, P55, P57 | 0.8 Vcc |      | Vcc     | V    |
| Vih    | "H" input voltage          | RESET                                          |                            | 0.8 Vcc |      | Vcc     | V    |
| Vih    | "H" input voltage          | Xin                                            |                            | 0.8 Vcc |      | Vcc     | V    |
| VIL    | "L" input voltage          | P16, P17, P40, P41, P4<br>P60–P67, P70–P77, P8 |                            | 0       |      | 0.3 Vcc | V    |
| VIL    | "L" input voltage          | P20-P27, P42-P44, P4                           | 6, P50, P51, P54, P55, P57 | 0       |      | 0.2 Vcc | V    |
| VIL    | "L" input voltage          | RESET                                          |                            | 0       |      | 0.2 Vcc | V    |
| VIL    | "L" input voltage          | XIN                                            |                            | 0       |      | 0.2 Vcc | V    |

### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

#### Table 23. Recommended operating conditions (Extended operating temperature version) (2)

(Vcc = 2.5 to 5.5 V,  $T_a = -20$  to 85°C, and Vcc = 3.0 to 5.5 V,  $T_a = -40$  to -20°C, unless otherwise noted.)

| Symbol             | Symbol                                             |                                 | Parameter                                                                   |      | Limits |           |      |
|--------------------|----------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------|------|--------|-----------|------|
| Symbol             |                                                    | Falametei                       |                                                                             | Min. | Тур.   | Max.      | Unit |
| $\Sigma$ IOH(peak) | "H" total peak output current                      | P00-P07, P10-P                  | 217, P20–P27, P30–P37 (Note 1)                                              |      |        | -20       | mA   |
| $\Sigma$ IOH(peak) | "H" total peak output current                      | P40-P47,P50-I<br>(Note 1)       | P57, P60–P67, P71–P77, P80, P81                                             |      |        | -20       | mA   |
| $\Sigma$ IOL(peak) | "L" total peak output current                      | P00-P07, P10-P                  | P17, P20–P27, P30–P37 (Note 1)                                              |      |        | 20        | mA   |
| $\Sigma$ IOL(peak) | "L" total peak output current                      | P40-P47,P50-I                   | P57, P60–P67, P80, P81 (Note 1)                                             |      |        | 20        | mA   |
| $\Sigma$ IOL(peak) | "L" total peak output current                      | P71-P77 (Note 1                 | 1)                                                                          |      |        | 40        | mA   |
| $\Sigma$ IOH(avg)  | "H" total average output current                   | P00-P07, P10-                   | -P17, P20–P27, P30–P37 (Note 1)                                             |      |        | -10       | mA   |
| $\Sigma$ IOH(avg)  | "H" total average output current                   | P40-P47, P50-<br>(Note 1)       | 740–P47, P50–P57, P60–P67, P70–P71, P80, P81<br>Note 1)                     |      |        | -10       | mA   |
| $\Sigma$ IOL(avg)  | "L" total average output current                   | P00-P07, P10-                   | -P17, P20–P27, P30–P37 (Note 1)                                             |      |        | 10        | mA   |
| $\Sigma$ IOL(avg)  | "L" total average output current                   | P40-P47, P50-                   | -P57, P60–P67, P80, P81 (Note 1)                                            |      |        | 10        | mA   |
| $\Sigma$ IOL(avg)  | "L" total average output current                   | P71-P77 (Note                   | : 1)                                                                        |      |        | 20        | mA   |
| IOH(peak)          | "H" peak output current                            | P00-P07, P10-                   | -P15, P30–P37 (Note 2)                                                      |      |        | -0.5      | mA   |
| IOH(peak)          | "H" peak output current                            |                                 | P16, P17, P20–P27, P40–P47, P50–P57, P60–P67,<br>P71–P77, P80, P81 (Note 2) |      |        | -5.0      | mA   |
| IOL(peak)          | "L" peak output current                            | P00-P07, P10-                   | -P15, P30–P37 (Note 2)                                                      |      |        | 5.0       | mA   |
| IOL(peak)          | "L" peak output current                            | P16, P17, P20–<br>P71–P77, P80, | -P27, P40–P47, P50– <mark>P57, P60–P</mark> 67,<br>P81 (Note 2)             |      |        | 10        | mA   |
| IOH(avg)           | "H" average output current                         | P00-P07, P10-                   | -P15, P30–P37 (Note 3)                                                      |      |        | -0.1      | mA   |
| IOH(avg)           | "H" average output current                         | P16, P17, P20–<br>P71–P77, P80, | -P27, P40–P47, P50–P57, P60–P67,<br>P81 (Note 3)                            |      |        | -2.5      | mA   |
| IOL(avg)           | "H" average output current                         | P00-P07, P10-                   | -P15, P30–P37 (Note 3)                                                      |      |        | 2.5       | mA   |
| IOL(avg)           | "H" average output current                         | P16, P17, P20–<br>P71–P77, P80, | -P27, P40–P47, P50–P57, P60–P67,<br>P81 (Note 3)                            |      |        | 5.0       | mA   |
| f(CNTR0)           | Input frequency for timers X and                   | Y                               | $(4.0 V \leq VCC \leq 5.5 V)$                                               |      |        | 4.0       | MHz  |
| f(CNTR1)           | (duty cycle 50%)                                   |                                 | (Vcc≤4.0 V)                                                                 |      |        | (2×Vcc)-4 | MHz  |
|                    |                                                    | 8                               | High-speed mode<br>(4.0 V $\leq$ Vcc $\leq$ 5.5 V)                          |      |        | 8.0       | MHz  |
| f(XIN)             | Main clock input oscillation frequency<br>(Note 4) |                                 | High-speed mode<br>(Vcc ≤4.0 V)                                             |      |        | (4×Vcc)-8 | MHz  |
|                    |                                                    |                                 | Middle-speed mode                                                           |      |        | 8.0       | MHz  |
| f(XCIN)            | Sub-clock input oscillation frequ                  | ency (Note 4, 5)                |                                                                             |      | 32.768 | 50        | kHz  |

Notes 1: The total output current is the sum of all the currents flowing through all the applicable ports. The total average current is an average value measured over 100 ms. The total peak current is the peak value of all the currents.

2: The peak output current is the peak current flowing in each port.

3: The average output current is an average value measured over 100 ms.

4: When the oscillation frequency has a duty cycle of 50%.

5: When using the microcomputer in low-speed mode, make sure that the sub-clock input oscillation frequency on condition that  $f(X_{CIN}) < f(X_{IN})/3.$ 



# **MITSUBISHI MICROCOMPUTERS**

# 3825 Group

# **ELECTRICAL CHARACTERISTICS (Extended Operating Temperature Version)**

#### Table 24. Electrical characteristics (Extended operating temperature version) (1)

(Vcc = 4.0 to 5.5 V,  $T_a = -20$  to 85°C, and Vcc = 3.0 to 5.5V,  $T_a = -40$  to -20°C, unless otherwise noted)

| Symbol    | Parameter          |                                                                        | Test conditions                                                    | Limits  |      |      | Unit |  |
|-----------|--------------------|------------------------------------------------------------------------|--------------------------------------------------------------------|---------|------|------|------|--|
| Symbol    |                    |                                                                        | Test conditions                                                    | Min.    | Тур. | Max. | Unit |  |
|           |                    |                                                                        | Юн = –2.5 mA                                                       | Vcc-2.0 |      |      | V    |  |
| Vон       | "H" output voltage | P00-P07, P10-P15, P30-P37                                              | Iон = -0.6 mA                                                      | Vcc-0.9 |      |      | v    |  |
|           |                    |                                                                        | Vcc = 3.0 V                                                        | VCC-0.9 |      |      | v    |  |
|           |                    |                                                                        | Юн = –5 mA                                                         | Vcc-2.0 |      |      | V    |  |
| Vон       | "H" output voltage | utput voltage P16, P17, P20–P27,P40–P47,<br>P50–P57, P60–P67, P71–P77, | Iон = –1.25 mA                                                     | Vcc-0.5 |      |      | V    |  |
| VOH       | VOH                | P80, P81 (Note 1)                                                      | Iон = –1.25 mA                                                     | Vcc-0.9 |      |      | v    |  |
|           |                    |                                                                        | Vcc = 3.0 V                                                        | 100 0.0 |      |      |      |  |
|           |                    |                                                                        | IOL = 5 mA                                                         |         |      | 2.0  | V    |  |
| Vol       | "L" output voltage | P00–P07, P10–P15, P30–P37                                              | Io∟ = 1.25 mA                                                      |         |      | 0.5  | V    |  |
| VOL       |                    |                                                                        | IOL = 1.25 mA                                                      |         |      | 1.1  | v    |  |
|           |                    |                                                                        | Vcc = 3.0 V                                                        |         |      | 1.1  | v    |  |
|           |                    |                                                                        | IOL = 10 mA                                                        |         |      | 2.0  | V    |  |
| Vol       | "L" output voltage | P16, P17, P20–P27, P40–P47, P50–P57, P60–P67, P71–P77,                 | IOL = 2.5 mA                                                       |         |      | 0.5  | V    |  |
| VOL       |                    | P80, P81 (Note 1)                                                      | IOL = 2.5 mA                                                       |         |      | 1.1  | v    |  |
|           |                    |                                                                        | Vcc = 3.0 V                                                        |         |      | 1.1  | v    |  |
| Vt+ – Vt– | Hysteresis         | INT0–INT3, ADT, CNTR0,<br>CNTR1, P20–P27                               |                                                                    |         | 0.5  |      | V    |  |
| Vt+ – Vt– | Hysteresis         | Sclk, RxD                                                              |                                                                    |         | 0.5  |      | V    |  |
| Vt+ – Vt– | Hysteresis         | RESET                                                                  | RESET: Vcc=2.5 V to 5.5 V                                          |         | 0.5  |      | V    |  |
| Іін       | "H" input current  | P16, P17, P20–P27,P40–P47,<br>P50–P57, P60–P67, P70–P77,<br>P80, P81   | VI = VCC                                                           |         |      | 5.0  | μA   |  |
| Іін       | "H" input current  | RESET                                                                  | VI = VCC                                                           |         |      | 5.0  | μΑ   |  |
| Іін       | "H" input current  | Xin                                                                    | VI = VCC                                                           |         | 4.0  | -5.0 | μΑ   |  |
|           | (1.N.)             |                                                                        | VI = VSS<br>Pull-ups "off"                                         |         |      |      | μA   |  |
| lıl       | "L" input current  | P16, P17, P20–P27, P40–P47,<br>P50–P57, P60–P67, P70–P77,<br>P80, P81  | VCC = 5 V, VI = VSS<br>Pull-ups "on"                               | -30     | -70  | -140 | μΑ   |  |
|           |                    |                                                                        | Vcc = 3 V, VI = Vss<br>Pull-ups "on"                               | -6      | -25  | -45  | μA   |  |
| lil       | "L" input current  | P70                                                                    |                                                                    |         |      | -5.0 | μΑ   |  |
| lil       | "L" input current  | RESET                                                                  | VI = VSS                                                           |         |      | -5.0 | μA   |  |
| lil       | "L" input current  | XIN                                                                    | VI = VSS                                                           |         | -4.0 |      | μΑ   |  |
| ILOAD     | Output load ourses |                                                                        | Vcc = 5.0 V, Vo = Vcc, Pull-downs "on"<br>Output transistors "off" | 30      | 70   | 170  | μΑ   |  |
|           |                    | utput load current P00–P07, P10–P15, P30–P37                           | Vcc = 3.0 V, Vo = Vcc, Pull-downs "on"<br>Output transistors "off" | 6.0     | 25   | 55   | μA   |  |
| ILEAK     |                    | t P00–P07, P10–P15, P30–P37                                            | Vo = Vcc, Pull-downs "off"<br>Output transistors "off"             |         |      | 5.0  | μΑ   |  |
|           |                    |                                                                        | Vo = Vss, Pull-downs "off"<br>Output transistors "off"             |         |      | -5.0 | μA   |  |

Note 1: When "1" is set to port Xc switch bit (bit 4 of address 003B16) of CPU mode register, the drive ability of port P80 is different from the value above mentioned.



25

7.0

15

4.5

0.1

1.8

3.0

10

1.3

# 3825 Group

Unit

V

mΑ

mΑ

μΑ

μΑ

μΑ

μΑ

μΑ

V

μΑ

36

14

22

9.0

1.0

10

2.3

6.0

50

SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

| Table 25. Electrical characteristics | (Extended operating temperature version) (2) |
|--------------------------------------|----------------------------------------------|
|--------------------------------------|----------------------------------------------|

| Cumbol | Deremeter             | Test conditions                                   |      | Limits |      |
|--------|-----------------------|---------------------------------------------------|------|--------|------|
| Symbol | Parameter             | Test conditions                                   | Min. | Тур.   | Max. |
| Vram   | RAM retention voltage | At clock stop mode                                | 2.0  |        | 5.5  |
|        |                       | • High-speed mode, VCC = 5 V                      |      |        |      |
|        |                       | f(XIN) = 8 MHz                                    |      |        |      |
|        |                       | f(XCIN) = 32.768 kHz                              |      | 6.4    | 13   |
|        |                       | Output transistors "off"                          |      |        |      |
|        |                       | A-D converter in operating                        |      |        |      |
|        |                       | • High-speed mode, Vcc = 5 V                      |      |        |      |
|        |                       | f(XIN) = 8 MHz (in WIT state)                     |      |        |      |
|        |                       | f(XCIN) = 32.768 kHz                              |      | 1.6    | 3.2  |
|        |                       | Output transistors "off"                          |      |        |      |
|        |                       | A-D converter in operating                        |      |        |      |
|        |                       | • Low-speed mode, VCC = 5 V, $Ta \le 55^{\circ}C$ |      |        |      |
|        |                       | f(XIN) = stopped                                  | 1    | 25     | 26   |

f(XCIN) = 32.768 kHz Output transistors "off"

Output transistors "off"

f(XCIN) = 32.768 kHz Output transistors "off"

Output transistors "off" All oscillation stopped

f(XIN) = stopped

f(XIN) = stopped

f(XIN) = stopped

(in STP state)

VL1 = 1.8 V

Vl1 < 1.3 V

Low-speed mode, Vcc = 5 V, Ta = 25°C

f(XCIN) = 32.768 kHz (in WIT state)

Low-speed mode, VCC = 3 V, Ta ≤ 55°C

Low-speed mode, VCC = 3 V, Ta ≤ 25°C

f(XCIN) = 32.768 kHz (in WIT state)

Output transistors "off" | Ta = 85°C

When using voltage multiplier

Ta = 25°C

 $V_{CC} = 2.5$  to 5.5 V. Ta = -20 to 85°C, and  $V_{CC} = 3.0$  to 5.5 V. Ta = -40 to -20°C, unless otherwise noted.)

Note : When the voltage multiplier control bit of the LCD mode register (bit 4 at address 003916) is "1".

#### **A-D CONVERTER CHARACTERISTICS**

Power source voltage

(Note)

Power source current (VL1)

Power source current

Icc

VL1

IL1

#### Table 26. A-D converter characteristics (Extended operating temperature version)

 $(VCC = 4.0 \text{ to } 5.5 \text{ V}, \text{Vss} = 0 \text{ V}, \text{Ta} = -40 \text{ to } 85^{\circ}\text{C}, 4 \text{ MHz} \le f(XIN) \le 8 \text{ MHz}, \text{ in middle-/high-speed mode, unless otherwise noted.})$ 

| Symbol  | Parameter                                        | Test conditions  |      | - Unit         |      |      |
|---------|--------------------------------------------------|------------------|------|----------------|------|------|
| Symbol  | Falanielei                                       | lest conditions  | Min. | Тур.           | Max. |      |
| -       | Resolution                                       |                  |      |                | 8    | Bits |
| -       | Absolute accuracy (excluding quantization error) | VCC = VREF = 5 V |      |                | ±2   | LSB  |
| tCONV   | Conversion time                                  | f(XIN) = 8 MHz   |      | 12.5<br>(Note) |      | μs   |
| RLADDER | Ladder resistor                                  |                  | 12   | 35             | 100  | kΩ   |
| IVREF   | Reference input current                          | VREF = 5 V       | 50   | 150            | 200  | μA   |
| lia     | Analog iinput current                            |                  |      |                | 5.0  | μA   |

Note : When an internal trigger is used in middle-speed mode, it is 14  $\mu s.$ 



### TIMING REQUIREMENTS 1 (Extended Operating Temperature Version)

#### Table 27. Timing reguirements 1 (Extended operating temperature version)

(VCC = 4.0 to 5.5 V, VSS = 0 V, Ta = -40 to 85°C, unless otherwise noted.)

| Symbol        | Symbol Parameter -                            |      | Limits |      | Unit |
|---------------|-----------------------------------------------|------|--------|------|------|
| Symbol        | Farameter                                     | Min. | Тур.   | Max. | Unit |
| tw(RESET)     | Reset input "L" pulse width                   | 2    |        |      | μs   |
| tc(XIN)       | Main clock input cycle time (XIN input)       | 125  |        |      | ns   |
| twH(XIN)      | Main clock input "H" pulse width              | 45   |        |      | ns   |
| twL(XIN)      | Main clock input "L" pulse width              | 40   |        |      | ns   |
| tc(CNTR)      | CNTR0, CNTR1 input cycle time                 | 250  |        |      | ns   |
| twH(CNTR)     | CNTRo, CNTR1 input "H" pulse width            | 105  |        |      | ns   |
| twL(CNTR)     | CNTRo, CNTR1 input "L" pulse width            | 105  |        |      | ns   |
| twH(INT)      | INTo to INTs input "H" pulse width            | 80   |        |      | ns   |
| twL(INT)      | INTo to INTs input "L" pulse width            | 80   |        |      | ns   |
| tc(Sc∟ĸ)      | Serial I/O clock input cycle time (Note)      | 800  |        |      | ns   |
| twH(Sc∟ĸ)     | Serial I/O clock input "H" pulse width (Note) | 370  |        |      | ns   |
| twL(Sclк)     | Serial I/O clock input "L" pulse width (Note) | 370  |        |      | ns   |
| tsu(RxD–ScLк) | Serial I/O input set up time                  | 220  |        |      | ns   |
| th(Sc∟κ–RxD)  | Serial I/O input hold time                    | 100  |        |      | ns   |

Note : When f(XIN) = 8 MHz and bit 6 of address 001A16 is "1".

Divide this value by four when f(XIN) = 8 MHz and bit 6 of address 001A16 is "0".

## TIMING REQUIREMENTS 2 (Extended Operating Temperature Version)

#### Table 28. Timing reguirements 2 (Extended operating temperature version)

 $(Vcc = 2.5 \text{ to } 4.0 \text{ V}, Vss = 0 \text{ V}, Ta = -20 \text{ to } 85^{\circ}C$ , and  $Vcc = 3.0 \text{ to } 4.0 \text{ V}, Vss = 0 \text{ V}, Ta = -40 \text{ to } -20^{\circ}C$ , unless otherwise noted.)

| Symbol        | Parameter                                     |                    | L la it |      |      |
|---------------|-----------------------------------------------|--------------------|---------|------|------|
|               |                                               | Min.               | Тур.    | Max. | Unit |
| tw(RESET)     | Reset input "L" pulse width                   | 2                  |         |      | μs   |
| tc(XIN)       | Main clock input cycle time (XIN input)       | 125                |         |      | ns   |
| twH(Xın)      | Main clock input "H" pulse width              | 45                 |         |      | ns   |
| twL(XIN)      | Main clock input "L" pulse width              | 40                 |         |      | ns   |
| tc(CNTR)      | CNTR0, CNTR1 input cycle time                 | 500/<br>(Vcc–2)    |         |      | ns   |
| twH(CNTR)     | CNTR0, CNTR1 input "H" pulse width            | 250/<br>(Vcc-2)-20 |         |      | ns   |
| twL(CNTR)     | CNTRo, CNTR1 input "L" pulse width            | 250/<br>(Vcc-2)-20 |         |      | ns   |
| twH(INT)      | INTo to INT3 input "H" pulse width            | 230                |         |      | ns   |
| twL(INT)      | INTo to INT3 input "L" pulse width            | 230                |         |      | ns   |
| tc(Sc∟ĸ)      | Serial I/O clock input cycle time (Note)      | 2000               |         |      | ns   |
| twH(Sclк)     | Serial I/O clock input "H" pulse width (Note) | 950                |         |      | ns   |
| twL(Sclк)     | Serial I/O clock input "L" pulse width (Note) | 950                |         |      | ns   |
| tsu(RxD–Sclк) | Serial I/O input set up time                  | 400                |         |      | ns   |
| th(Sc∟κ–RxD)  | Serial I/O input hold time                    | 200                |         |      | ns   |

Note: When f(XIN) = 8 MHz and bit 6 of address 001A16 is "1".

Divide this value by four when f(XIN) = 8 MHz and bit 6 of address 001A16 is "0".



#### **MITSUBISHI MICROCOMPUTERS**

# 3825 Group

SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

# SWITCHING CHARACTERISTICS 1 (Extended Operating Temperature Version)

#### Table 29. Switching characteristics 1 (Extended operating temperature version)

(VCC = 4.0 to 5.5 V, VSS = 0 V, Ta = -40 to 85°C, unless otherwise noted.)

| Symbol       | Parameter                               |               | Unit |      |      |
|--------------|-----------------------------------------|---------------|------|------|------|
|              |                                         | Min.          | Тур. | Max. | Onit |
| twH(Sc∟ĸ)    | Serial I/O clock output "H" pulse width | tc(Sclк)/2-30 |      |      | ns   |
| twL(Sc∟ĸ)    | Serial I/O clock output "L" pulse width | tc(Sclк)/2-30 |      |      | ns   |
| td(Sclk-TxD) | Serial I/O output delay time (Note 1)   |               |      | 140  | ns   |
| tv(Sclk-TxD) | Serial I/O output valid time (Note 1)   | -30           |      |      | ns   |
| tr(Sc∟ĸ)     | Serial I/O clock output rising time     |               |      | 30   | ns   |
| tf(Sclк)     | Serial I/O clock output falling time    |               |      | 30   | ns   |
| tr(CMOS)     | CMOS output rising time (Note 2)        |               | 10   | 30   | ns   |
| tf(CMOS)     | CMOS output falling time (Note 2)       |               | 10   | 30   | ns   |

Notes 1 : When the P45/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0".

2 : XOUT and XCOUT pins are excluded.

# SWITCHING CHARACTERISTICS 2 (Extended Operating Temperature Version)

#### Table 30. Switching characteristics 2 (Extended operating temperature version)

 $(VCC = 2.5 \text{ to } 4.0 \text{ V}, \text{VSS} = 0 \text{ V}, \text{Ta} = -20 \text{ to } 85^{\circ}\text{C}, \text{ and } \text{VCC} = 3.0 \text{ to } 4.0 \text{ V}, \text{VSS} = 0 \text{ V}, \text{Ta} = -40 \text{ to } -20^{\circ}\text{C}, \text{ unless otherwise noted.})$ 

| Symbol       | Parameter                               |               | Limits |      |        |  |
|--------------|-----------------------------------------|---------------|--------|------|--------|--|
|              |                                         | Min.          | Тур.   | Max. | - Unit |  |
| twH(Sc∟ĸ)    | Serial I/O clock output "H" pulse width | tc(Sclк)/2-50 |        |      | ns     |  |
| twL(Sclk)    | Serial I/O clock output "L" pulse width | tc(Sclк)/2-50 |        |      | ns     |  |
| td(Sclk-TxD) | Serial I/O output delay time (Note 1)   |               |        | 350  | ns     |  |
| tv(Sclk-TxD) | Serial I/O output valid time (Note 1)   | -30           |        |      | ns     |  |
| tr(Sc∟ĸ)     | Serial I/O clock output rising time     |               |        | 50   | ns     |  |
| tf(Sclк)     | Serial I/O clock output falling time    |               |        | 50   | ns     |  |
| tr(CMOS)     | CMOS output rising time (Note 2)        |               | 20     | 50   | ns     |  |
| tf(CMOS)     | CMOS output falling time (Note 2)       |               | 20     | 50   | ns     |  |

Notes 1 : When the P45/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0".

2 : XOUT and XCOUT pins are excluded.







SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER



Fig. 44 Timing diagram

**TIMING DIAGRAM** 



# CHAPTER 2 APPLICATION

- 2.1 I/O pins
- 2.2 Interrupts
- 2.3 Timer X and timer Y
- 2.4 Timer 1, timer 2, and timer 3
- 2.5 Serial I/O
- 2.6 A-D converter
- 2.7 LCD drive control circuit
- 2.8 Standby function
- 2.9 Reset
- 2.10 Oscillation circuit

### 2.1 I/O pins

### 2.1 I/O pins

#### 2.1.1 I/O ports

#### (1) I/O port write and read

The input-only ports and programmable I/O ports set for the input mode

The input-only ports and the programmable I/O ports set for the input mode are floating. The value (pin state) input to the port is read by reading the port register corresponding to each port. In writing data into the port register corresponding to each port, the data is only written to the port register but the pin remains in the floating state.

#### ■Output-only ports and programmable I/O ports set for the output mode

The value written to the port register corresponding to an output port or a programmable I/O port set for the output mode is output externally through a transistor.

In reading the data of the port transistor corresponding to each port, the pin state is not read but the value written to the port register is read. Accordingly, even if the output "H" voltage is reduced or the output "L" voltage is increased by external load, the previous output value is correctly read.



#### 2.1 I/O pins

| Table  | 2.1.1   | shows    | the   | memory   | al | location | of   |
|--------|---------|----------|-------|----------|----|----------|------|
| the po | ort reg | isters c | orres | sponding | to | each po  | ort. |

| Port | Port register address |  |  |  |  |
|------|-----------------------|--|--|--|--|
| P0   | 000016                |  |  |  |  |
| P1   | 000216                |  |  |  |  |
| P2   | 000416                |  |  |  |  |
| P3   | 000616                |  |  |  |  |
| P4   | 000816                |  |  |  |  |
| P5   | 000A16                |  |  |  |  |
| P6   | 000C16                |  |  |  |  |
| P7   | 000E16                |  |  |  |  |
| P8   | 001016                |  |  |  |  |

#### Table 2.1.1 Memory allocation of port registers

#### (2) Input/output switching of programmable I/O ports

Input/output switching of the programmable I/O ports is performed by the port direction register corresponding to each port (Note). Figure 2.1.2 shows the structure of the port Pi (i = 2, 4 to 8) direction register, and Table 2.1.2 shows the memory allocation of the port direction registers corresponding to each port. Figure 2.1.4 shows a port direction register setting example.

**Note:** For ports P16 and P17, input/output switching is performed by the port P1 output control register. Figure 2.1.3 shows the structure of the P1 output control register.



Fig. 2.1.2 Structure of port Pi (i = 2, 4 to 8) direction register

### 2.1 I/O pins





|                                                | Port                                 | Port direction register address |
|------------------------------------------------|--------------------------------------|---------------------------------|
|                                                | P16, P17                             | 000316 (Note)                   |
|                                                | P2                                   | 000516                          |
|                                                | P4                                   | 000916                          |
|                                                | P5                                   | 000B16                          |
|                                                | P6                                   | 000D16                          |
|                                                | P7                                   | 000F16                          |
|                                                | P8                                   | 001116                          |
| b7<br>Example : When setting "6B 16" 0 1 1 0 1 | b0<br>0 1 1 to the                   | port P2 direction register      |
| Input/output direc                             | ction of port P2                     |                                 |
| P27 P26 P25 P24                                | P23 P22 P21                          | P20                             |
| $\uparrow  \downarrow  \downarrow  \uparrow$   | $\downarrow$ $\uparrow$ $\downarrow$ | $\downarrow$                    |
| Input Output Output Input O                    | utput Input Output                   | Output                          |
|                                                |                                      |                                 |
|                                                |                                      |                                 |
|                                                |                                      |                                 |

2.1 I/O pins

#### (3) Output port control, pull-up control and pull-down control

The port output function of ports P0, P10-P15, and P3 can be invalidated by software.

The output function of ports P0 and P3 is invalidated by setting bit 0 of the PULL register A (address 001616) to "1." At this time, ports P0 and P3 are pulled down internally, so that their pin level becomes "L."

The output function of ports P10–P15 is invalidated by setting bit 0 of the port P1 output control register (address 000316), so that their pin state is put into floating state. At this time, setting of the PULL register A becomes valid.

The ports shown in Table 2.1.3 are controlled for pull-up and pull-down by software. Either pull-up or pull-down is controlled by the PULL register A (address 001616) and the PULL register B (address 001716). Figure 2.1.5 shows the structure of the PULL register A and Figure 2.1.6 shows the structure of the PULL register B.

Table 2.1.3 I/O ports which either pull-up or pulldown is controlled by software

| Control   | Ports                            |
|-----------|----------------------------------|
| Pull-down | P0, P10–P15, P3                  |
| Pull-up   | P16, P17, P2, P4–P6, P71–P77, P8 |



Fig. 2.1.5 Structure of port P1 output control register

### 2.1 I/O pins





| PULL register B                       |         | 3                                                          |                               |          |     |
|---------------------------------------|---------|------------------------------------------------------------|-------------------------------|----------|-----|
| b7 b6 b5 b4 b3 b2 b1 b0               |         | ULL register B (PULLB) [Add                                | ress 1716]                    |          |     |
|                                       | в       | Name                                                       | Functions                     | At reset | RW  |
|                                       | 0       | P50–P53 pull-up                                            | 0 : No pull-up<br>1 : Pull-up | 0        | 00  |
|                                       | 1       | P54–P57 pull-up                                            | 0 : No pull-up<br>1 : Pull-up | 0        | 00  |
| · · · · · · · · · · · · · · · · · · · | 2       | P60–P63 pull-up                                            | 0 : No pull-up<br>1 : Pull-up | 0        | 00  |
|                                       | 3       | P64–P67 pull-up                                            | 0 : No pull-up<br>1 : Pull-up | 0        | 0 0 |
|                                       | 4       | P71–P73 pull-up                                            | 0 : No pull-up<br>1 : Pull-up | 0        | 0 0 |
|                                       | 5       | P74–P77 pull-up                                            | 0 : No pull-up<br>1 : Pull-up | 0        | 0 0 |
|                                       | 6,<br>7 | Nothing is allocated. These to and are fixed to "0" at rea |                               | 0        | 0 × |
|                                       | Note    | e: For ports set for the output                            | t mode, pull-up is impo       | ssible.  |     |
|                                       |         |                                                            |                               |          |     |

Fig. 2.1.7 Structure of PULL register B

2.1 I/O pins

#### 2.1.2 Function pins

Each function pin except I/O ports is described below.

#### (1) Pins Vcc and Vss

Power source input pins. In the high-speed mode, apply (  $\frac{f(XIN) MHz}{\lambda}$  + 2) V-5.5 V to the Vcc pin.

In the middle-speed mode or the low-speed mode, apply 2.5 V-5.5 V to the Vcc pin.

When Ta = -40 °C to -20 °C, use the extended operating temperature version, and apply 3.0 V-5.5 V to the Vcc pin.

In all modes, apply 0 V to the Vss pin.

#### (2) VREF pin

The reference voltage input pin for the A-D converter. Apply 2 V-Vcc to the VREF pin.

#### (3) AVss pin

The GND input pin for the A-D converter. Apply the same voltage as that applied to the VSS pin to the AVss pin.

#### (4) Pins VL1, VL2 and VL3

Power source input pins for LCD. Apply  $0 \le VL1 \le VL2 \le VL3 \le VCC$  of voltage to these pins. And apply 0 V-VL3 of voltage to LCD.

#### (5) Pins XIN and XOUT

An input pin and an output pin for the main clock generating circuit.

#### (6) RESET pin

The 3825 group is reset internally by keeping the level of this pin at "L" for 2 µs or more. Reset state is released by returning the level of this pin to "H".

#### (7) Pins C1 and C2

External capacitor pins for a built-in voltage multiplier (3 times) of LCD.

#### (8) Pins SEG0 to SEG17

Segment signal output pins for LCD.

#### (9) Pins COM<sub>0</sub> to COM<sub>3</sub>

Common signal output pins for LCD.

### 2.1 I/O pins

#### 2.1.3 Application examples

The basic structure for key input without a pull-up resistor and an application examples of it are described below.

In contrast to a method which uses a pull-up resistor, dissipating current incessantly, this method requires only a charging current for a very small capacitance, so it is especially suitable for a battery-driven unit. In the following description, ports A, B, C and D are only tentative names and differ from the real port names.

#### (1) Basic structure for key input

Figure 2.1.8 shows a connection example 1 for key input without a pull-up resistor and Figure 2.1.9 shows the key input control procedure 1. Figure 2.1.10 shows a timing diagram 1 where switch A is pressed.



Fig. 2.1.8 Connection example 1 for key input



Fig. 2.1.9 Key input control procedure 1

2.1 I/O pins



Fig. 2.1.10 Timing diagram 1 where switch A is pressed

The discharging time (3, 4) after completion of charge in Figure 2.1.10 is shown with the following expression.

The discharging time (T) is obtained with T = CR.

| The capacitance of the virtual capacitor (C) is:                                    |  |
|-------------------------------------------------------------------------------------|--|
| Capacitance of microcomputer output transistors and input transistors Approx. 10 pF |  |
| Capacitance of package pinSeveral pF                                                |  |
| + Capacitance of each key wiringSeveral pF                                          |  |
| (minimum) Approx. 10 pF                                                             |  |

•In the leak current standard at 5 V, the maximum value is 5  $\mu$ A and the standard value is 0.05  $\mu$ A. Accordingly, the minimum resistance (R) is 1 MΩ and the standard resistance is 100 MΩ.

In the above condition, the discharging time (T) is obtained as follows: T (minimum) = 10 pF X 1 M $\Omega$  = 10 X 10<sup>-12</sup> X 1 X 10<sup>6</sup> = 10 X 10<sup>-6</sup> (s) T (standard) = 10 pF X 100 M $\Omega$  = 10 X 10<sup>-12</sup> X 100 X 10<sup>6</sup> = 1 X 10<sup>-3</sup> (s) Accordingly, the discharging time (T) is 10 µs (minimum) to 1 ms (standard).

### 2.1 I/O pins

\*The discharging time (t2) at ON is obtained with t = Cr in the same way as the previous page, with the result of t = 100 ns.

\*Judge ON/OFF of key input within the time (t1) which is obtained as follows: After the completion of "H" output,

 $V_{t1} = VO \times e^{-t1/T}$ 

t1 =  $-T \times 1n \frac{Vt1}{VO}$  V0 : "H" output voltage Vt1 : Input voltage after t1(s)

<Example> The standard time at Vo = 5.0 V, Vt1 = 3.5 V

t1 = -1 X 10<sup>-3</sup> X 1n 
$$\frac{3.5}{5.0} \approx 357 \ \mu s$$

#### (2) Key input application example

According to the key input without a pull-up resistor described in (1), an effective application example where there are enough ports is shown below. This method reduces both current dissipation and quantity of parts compared with the example shown in (1).

Figure 2.1.11 shows a connection example 2 for key input using port D and Figure 2.1.12 shows the key input control procedure 2. Figure 2.1.13 shows a timing diagram 2 where switch A is pressed.



Fig. 2.1.11 Connection example 2 for key input



Fig. 2.1.12 Key input control procedure 2

2.1 I/O pins



Fig. 2.1.13 Timing diagram 2 where switch A is pressed

With the exception that "L" is output using port D for key input (refer to "Figure 2.1.13 (A)"), the basic structure is the same as that shown in (1).

The examples shown in (1) and (2) are already put into practical use. However, be sure to evaluate them on the user's side.

In this example, the ports are the same structure as the equivalent circuit which a pull-up resistor of about 1 k $\Omega$  is connected.

### 2.1 I/O pins

#### 2.1.4 Notes on use

When using I/O ports, note the following.

#### (1) Reading the port direction register

The value of the port direction register is not readable. The following cannot be used:

- the data transfer instruction (LDA, etc.)
- the operation instruction when the index X mode flag (T) is "1"
- the addressing mode which uses the value of a direction register as an index
- the bit-test instruction (BBC or BBS, etc.) to a direction register
- the read-modify-write instruction (ROR, CLB, or SEB, etc.) to a direction register
- Use instructions such as LDM and STA, etc., to set the port direction registers.
- (2) When the data register (port latch) of an I/O port is modified with the bit managing instruction When the data register (port latch) of an I/O port is modified with the bit managing instruction<sup>\*1</sup>, the value of the unspecified bit may be changed.

#### REASON

The bit managing instructions are read-modify-write form instructions for reading and writing data by a byte unit. Accordingly, when these instructions are executed on a bit of the data register of an I/O port, the following is executed to all bits of the data register.

•As for a bit which is set for an input port:

- The pin state is read in the CPU, and is written to this bit after bit managing.
- •As for a bit which is set for an output port:

The bit value is read in the CPU, and is written to this bit after bit managing.

Note the following:

- •Even when a port which is set as an output port is changed for an input port, its data register holds the output data.
- •As for a bit of which is set for an input port, its value may be changed even when not specified with a bit managing instruction in case where the pin state differs from its data register contents
- \*1 bit managing instructions : SEB and CLB instruction

#### (3) Pull-up control and pull-down control

To pull-up or pull-down ports by software, note the following.

- •When ports P0 and P3 are pulled-down, output function of ports P0 and P3 is invalid.
- •To pull-down ports P10–P15, set bit 0 of the port P1 output control register to "0" for invalidating the output function. When the output function is valid, the setting of bit 0 of the PULL register A is invalid (pull-down is impossible).
- •When ports P0, P10–P15 and P3 are used as segment output pins for LCD, the settings of bit 0 of the PULL register A are invalid (pull-down is impossible).
- •When ports P16, P17, P2, P4–P6 and P8 are set for the output mode, the settings of the bits corresponding to these ports of the PULL register A and PULL register B are invalid (pull-up or pull-down are impossible).

2.1 I/O pins

#### (4) Notes in standby state

In standby state<sup>\*2</sup> for low-power dissipation, do not make input levels of an input port and an I/O port "undefined", especially for I/O ports of the P-channel and the N-channel open-drain.

Pull-up (connect the port to Vcc) or pull-down (connect the port to Vss) these ports through a resistor. When determining a resistance value, note the following points:

•External circuit

•Variation of output levels during the ordinary operation

When using built-in pull-up or pull-down resistor as an option, note on varied current values.

- •When setting as an input port : Fix its input level
- •When setting as an output port : Prevent current from flowing out to external

#### REASON

Even when setting as an output port with its direction register, in the following state:

●P-channel.....when the content of the data register (port latch) is "0"

●N-channel.....when the content of the data register (port latch) is "1"

the transistor becomes the OFF state, which causes the ports to be the high-impedance state. Note that the level becomes "undefined" depending on external circuits.

Accordingly, the potential which is input to the input buffer in a microcomputer is unstable in the state that input levels of a input port and an I/O port are "undefined". This may cause power source current.

\*2 standby state : the stop mode by executing the **STP** instruction the wait mode by executing the **WIT** instruction

### 2.1 I/O pins

#### (5) Termination of unused pins

Table 2.1.4 shows termination of unused pins.

#### Table 2.1.4 Termination of unused pins

| Pins                       | Terminations                                                                                                            |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------|
| P16, P17                   |                                                                                                                         |
| P20–P27                    |                                                                                                                         |
| P40 / f(XIN) / f(XIN)/2    |                                                                                                                         |
| P41 / f(XIN)/5 / f(XIN)/10 |                                                                                                                         |
| P44/RxD                    |                                                                                                                         |
| P45/TxD                    |                                                                                                                         |
| P46/SCLK                   | After eat for the input mode and put the built in pull up resistor in the ON state.                                     |
| P47/SRDY                   | <sup>①</sup> After set for the input mode and put the built-in pull-up resistor in the ON state,<br>open.* <sup>1</sup> |
| P52/RTP0                   |                                                                                                                         |
| P53/RTP1                   | ②Set for the output mode and open at "L" or "H."*2                                                                      |
| P54/CNTR0                  |                                                                                                                         |
| P55/CNTR1                  |                                                                                                                         |
| Ρ56/Τουτ                   |                                                                                                                         |
| P57/ADT                    |                                                                                                                         |
| P60/AN0-P67/AN7            |                                                                                                                         |
| P71–P77                    |                                                                                                                         |
| P80/XCOUT                  |                                                                                                                         |
| P81/XCIN                   |                                                                                                                         |
| P70                        | Connect each pin to Vcc or Vss through each resistor of 1 k $\Omega$ to 10 k $\Omega$ .                                 |
| P42/INT0                   |                                                                                                                         |
| P43/INT1                   | ①After disabling INT interrupts, set for the input mode, and put the built-in pull-up                                   |
| P50/INT2                   | resistor in the ON state, open.*1                                                                                       |
| P51/INT3                   | ②Set for the output mode and open at "L" or "H."*2                                                                      |
| VL1–VL3                    | Connect to Vss level                                                                                                    |
| COM0–COM3                  |                                                                                                                         |
| SEG0-SEG17                 |                                                                                                                         |
| P00/SEG26-P07/SEG33        | Open                                                                                                                    |
| P10/SEG35-P15/SEG39        |                                                                                                                         |
| P30/SEG18–P37/SEG25        |                                                                                                                         |
| C1, C2                     |                                                                                                                         |

- \*1 After reset and before the built-in pull-up (pull-down) resistor is put in the ON state by software, the built-in pull-up (pull-down) resistor is in the OFF state. Because of this, the potential at these pins are "undefined" and the power source current may increase. Since the direction register setup may be changed for the output mode because of a program runaway or noise, set direction register for the input mode periodically. And make the length of wiring which is connected I/O ports within 2 cm.
- \*2 After reset and before I/O ports are switched for the output mode by software, I/O ports are set for the input mode. Because of this, the potential at these pins are "undefined" and the power source current may increase in the input mode. Since the direction register setup may be changed for the input mode because of a program runaway or noise, set direction register for the output mode periodically. And make the length of wiring which is connected I/O ports within 2 cm.

### 2.2 Interrupts

#### 2.2.1 Explanation of operations

When an interrupt request is accepted, the contents immediately before acceptance of the interrupt requests of the following registers is automatically pushed onto the stack area in the order of ①, ② and ③. ①High-order (PCH) contents of program counter

②Low-order (PCL) contents of program counter

③Contents of processor status register (PS)

After the contents of the above registers are pushed onto the stack area, the accepted interrupt vector address enters the program counter and consequently the interrupt processing routine is executed.

When the **RTI** instruction is executed at the end of the interrupt processing routine, the contents of the above registers pushed onto the stack area are restored to the respective registers in the order of (3), (2) and (1) and the processing executed immediately before acceptance of the interrupts is continued. Figure 2.2.1 shows an interrupt operation diagram.



### 2.2 Interrupts

#### (1) Interrupt request generating conditions

Table 2.2.1 shows interrupt sources and interrupt request generating conditions. The occurrence of an interrupt request causes the corresponding interrupt request bit to be set to "1." When the following conditions are satisfied in this state, the interrupt request is accepted. For details, refer to "**2.2.2 Control**". ①Interrupt disable flag = "0" (interrupts enabled)

@Interrupt enable bit = "1" (interrupts enabled)

| Interrupt sources   | Interrupt request generating conditions                     | Reference                         |
|---------------------|-------------------------------------------------------------|-----------------------------------|
| INT <sub>0</sub>    | At detection of either rising or falling edge of INTo input | 2.2.4 INT interrupts              |
|                     | (Active edge selectable)                                    |                                   |
| INT <sub>1</sub>    | At detection of either rising or falling edge of INT1 input |                                   |
|                     | (Active edge selectable)                                    |                                   |
| Serial I/O receive  | At completion of serial I/O data reception                  |                                   |
| Serial I/O transmit | At completion of serial I/O transmit shift or when transmit | 2.5 Serial I/O1                   |
|                     | buffer register is empty                                    |                                   |
| Timer X             | At timer X underflow                                        | 2.3 Timer X and timer Y           |
| Timer Y             | At timer Y underflow                                        |                                   |
| Timer 2             | At timer 2 underflow                                        | 2.4 Timer 1, timer 2, and timer 2 |
| Timer 3             | At timer 3 underflow                                        | 2.4 Timer 1, timer 2, and timer 3 |
| CNTR <sub>0</sub>   | At detection of either rising or falling edge of CNTR0      |                                   |
|                     | input (Active edge selectable)                              | 2.3 Timer X and timer Y           |
| CNTR1               | At detection of either rising or falling edge of CNTR1      |                                   |
| •••••               | input (Active edge selectable)                              |                                   |
| Timer 1             | At timer 1 underflow                                        | 2.4 Timer 1, timer 2, and timer 3 |
| INT2                | At detection of either rising or falling edge of INT2 input |                                   |
|                     | (Active edge selectable)                                    |                                   |
| INT3                | At detection of either rising or falling edge of INT3 input | 2.2.4 INT interrupts              |
|                     | (Active edge selectable)                                    |                                   |
| Key input           | At falling of conjunction of input level for port P2 (at    |                                   |
| (Key-on wake up)    | input mode)                                                 | 2.2.5 Key input interrupt         |
| ADT                 | At detection of falling edge of ADT input                   |                                   |
| A-D conversion      | At completion of A-D conversion                             | 2.6 A-D converter                 |
| BRK instruction     | At BRK instruction execution                                | SERIES 740 <software></software>  |
|                     |                                                             | USER'S MANUAL                     |

2.2 Interrupts

#### (2) Processing upon acceptance of an interrupt request

Upon acceptance of an interrupt request, the following operations are automatically performed. <sup>①</sup>The processing being executed is stopped.

- The contents of the program counter and the processor status register are pushed onto the stack area. Figure 2.2.2 shows changes of the stack pointer and the program counter upon acceptance of an interrupt request.
- ③Concurrently with the push operation, the jump destination address (the beginning address of the interrupt processing routine) of the occurring interrupt stored in the vector address is set in the program counter, then the interrupt processing routine is executed.
- ④After the interrupt processing routine is started, the corresponding interrupt request bit is automatically cleared to "0." The interrupt disable flag is set to "1" so that multiple interrupts are disabled.

Accordingly, for executing the interrupt processing routine, it is necessary to set the jump destination address in the vector area corresponding to each interrupt.



Fig. 2.2.2 Changes of stack pointer and program counter upon acceptance of interrupt request

### 2.2 Interrupts

#### (3) Timing after acceptance of an interrupt request

The interrupt processing routine is started at the timing of machine cycle after completion of the executing instruction. Figure 2.2.3 shows the processing time up to the execution of an interrupt processing routine and Figure 2.2.4 shows timing after the acceptance of an interrupt request.



Fig. 2.2.3 Processing time up to execution of interrupt processing routine



Fig. 2.2.4 Timing after acceptance of interrupt request

#### 2.2 Interrupts

#### 2.2.2 Control

For interrupts except the **BRK** instruction interrupt, the acceptance of interrupt can be controlled by an interrupt request bit, an interrupt enable bit, and an interrupt disable flag. In this section, control of interrupts except the **BRK** instruction interrupt is described and Figure 2.2.5 shows an interrupt control diagram.



An interrupt request bit, an interrupt enable bit and an interrupt disable flag function independently and do not affect each other. An interrupt is accepted when all the following conditions are satisfied.

●Interrupt request bit — "1"

●Interrupt enable bit — "1"

●Interrupt disable flag — "0"

Though the interrupt priority is determined by software, a variety of priority processing can be performed by software using the above bits and flag.

Table 2.2.2 shows a list of interrupt bits for individual interrupt sources.

#### (1) Interrupt request bits

The interrupt request bits are allocated to the interrupt request register 1 (address 003C16) and interrupt request register 2 (address 003D16).

The occurrence of an interrupt request causes the corresponding interrupt request bit to be set to "1." The interrupt request bit is held in the "1" state until the interrupt is accepted. When the interrupt is accepted, this bit is automatically cleared to "0."

Each interrupt request bit can be set to "0" by software, but it cannot be set to "1" by software.

### 2.2 Interrupts

#### (2) Interrupt enable bits

The interrupt enable bits are allocated to the interrupt control register 1 (address 003E16) and the interrupt control register 2 (address 003F16).

The interrupt enable bits control the acceptance of the corresponding interrupt request.

When an interrupt enable bit is "0," the corresponding interrupt request is disabled. If an interrupt request occurs when this bit is "0," the corresponding interrupt request bit is only set to "1" and this interrupt is not accepted.

In this case, unless the interrupt request bit is set to "0" by software, the interrupt request bit remains in the "1" state.

When an interrupt enable bit is "1," the corresponding interrupt is enabled. If an interrupt request occurs when this bit is "1," this interrupt is accepted (at interrupt disable flag = "0").

Each interrupt enable bit can be set to "0" or "1" by software.

#### (3) Interrupt disable flag

The interrupt disable flag is allocated to bit 2 of the processor status register. The interrupt disable flag controls the acceptance of interrupt request.

When this flag is "1," the acceptance of interrupt requests is disabled. When the flag is "0," the acceptance of interrupt requests is enabled. This flag is set to "1" with the **SEI** instruction and is set to "0" with the **CLI** instruction.

When a main routine branches to an interrupt processing routine, this flag is automatically set to "1," so that multiple interrupts are disabled. To use multiple interrupts, set this flag to "0" with the **CLI** instruction within the interrupt processing routine. Figure 2.2.6 shows an example of multiple interrupts.

| Interrupt sources   | Interrupt request bit |     | Interrupt enable bit |     |  |
|---------------------|-----------------------|-----|----------------------|-----|--|
|                     | Address               | Bit | Address              | Bit |  |
| INT0                | 003C16                | b0  | 003E16               | b0  |  |
| INT1                | 003C16                | b1  | 003E16               | b1  |  |
| Serial I/O receive  | 003C16                | b2  | 003E16               | b2  |  |
| Serial I/O transmit | 003C16                | b3  | 003E16               | b3  |  |
| Timer X             | 003C16                | b4  | 003E16               | b4  |  |
| Timer Y             | 003C16                | b5  | 003E16               | b5  |  |
| Timer 2             | 003C16                | b6  | 003E16               | b6  |  |
| Timer 3             | 003C16                | b7  | 003E16               | b7  |  |
| CNTR0               | 003D16                | b0  | 003F16               | b0  |  |
| CNTR1               | 003D16                | b1  | 003F16               | b1  |  |
| Timer 1             | 003D16                | b2  | 003F16               | b2  |  |
| INT2                | 003D16                | b3  | 003F16               | b3  |  |
| INT3                | 003D16                | b4  | 003F16               | b4  |  |
| Key input           | 003D16                | b5  | 003F16               | b5  |  |
| ADT/A-D conversion  | 003D16                | b6  | 003F16               | b6  |  |

#### Table 2.2.2 List of interrupt bits for individual interrupt sources

2.2 Interrupts



### 2.2 Interrupts

#### 2.2.3 Related registers

Figure 2.2.7 shows memory allocation of interrupt-related registers. Each of these registers is described below.



Fig. 2.2.7 Memory allocation of interrupt-related registers

#### (1) Interrupt edge selection register (INTEDGE)

The interrupt edge selection register (address 003A16) selects an active edge of each INT interrupt. Bit 0 to bit 3 select active edges of INT0-INT3 pins inputs. In the "0" state, the falling edge ( $\mathbb{T}$ ) of the corresponding pin input is active. In the "1" state, the rising edge ( $\mathbb{T}$ ) of the corresponding pin input is active. Figure 2.2.8 shows the structure of the interrupt edge selection register.

| Interrupt edge selection | reg          | <u>jister</u>                     |                                                   |           |   |   |  |
|--------------------------|--------------|-----------------------------------|---------------------------------------------------|-----------|---|---|--|
| b7b6 b5 b4 b3 b2 b1 b0   | In           | terrupt edge selection r          | egister (INTEDGE) [Add                            | ress 3A16 | ] |   |  |
|                          | В            | Name                              | Functions                                         | At reset  | R | W |  |
|                          | 0            | INTo interrupt edge selection bit | 0 : Falling edge active<br>1 : Rising edge active | 0         | 0 | 0 |  |
|                          | 1            | INT1 interrupt edge selection bit | 0 : Falling edge active<br>1 : Rising edge active | 0         | 0 | 0 |  |
|                          | 2            | INT2 interrupt edge selection bit | 0 : Falling edge active<br>1 : Rising edge active | 0         | 0 | 0 |  |
|                          | 3            | INT3 interrupt edge selection bit | 0 : Falling edge active<br>1 : Rising edge active | 0         | 0 | 0 |  |
|                          | 4<br>to<br>7 |                                   |                                                   | 0         | 0 | × |  |

Fig. 2.2.8 Structure of interrupt edge selection register

#### 2.2 Interrupts

#### (2) Interrupt request register 1 (IREQ1) and interrupt request register 2 (IREQ2)

The interrupt request register 1 (address 003C16) and the interrupt request register 2 (address 003D16) indicate whether an interrupt request has occurred or not.

Figure 2.2.9 shows the structure of the interrupt request register 1 and Figure 2.2.10 shows the structure of the interrupt request register 2.

The occurrence of an interrupt request causes the corresponding bit to be set to "1." This interrupt request bit is automatically cleared to "0" by the acceptance of the interrupt request.

The interrupt request bits can be set to "0" by software, but it cannot be set to "1" by software. The occurrence of each interrupt is controlled by the interrupt enable bits (refer to the next item).



2.2 Interrupts



#### Fig. 2.2.10 Structure of interrupt request register 2

-0-

### 2.2 Interrupts

#### (3) Interrupt control register 1 (ICON1) and interrupt control register 2 (ICON2)

The interrupt control register 1 (address 003E16) and the interrupt control register 2 (address 003F16) control each interrupt request source.

Figure 2.2.11 shows the structure of the interrupt control register 1 and Figure 2.2.12 shows the structure of the interrupt control register 2.

When an interrupt enable bit is "0," the corresponding interrupt request is disabled. If an interrupt request occurs when this bit is "0," the corresponding interrupt request bit is only set to "1," and the interrupt request is not accepted.

When an interrupt enable bit is "1," the corresponding interrupt request is enabled. If an interrupt request occurs when this bit is "1," the interrupt request is accepted (at interrupt disable flag = "0"). Each interrupt enable bit can be set to "0" or "1" by software.



Fig. 2.2.11 Structure of interrupt control register 1

### 2.2 Interrupts

Interrupt control register 2 b7b6b5b4b3b2b1b0 0 Interrupt control register 2 (ICON2) [Address 3F16] В At reset RİW Name Functions 0 CNTR<sub>0</sub> interrupt 0 00 0 : Interrupts disabled enable bit 1 : Interrupts enabled CNTR1 interrupt 0 0 : Interrupts disabled 1 00 enable bit 1 : Interrupts enabled Timer 1 interrupt 0 : Interrupts disabled 2 0 0:0 enable bit 1 : Interrupts enabled INT2 interrupt enable 0 : Interrupts disabled 0 3 0:0 bit 1 : Interrupts enabled INT3 interrupt 0 : Interrupts disabled 4 0 0:0 enable bit 1 : Interrupts enabled Key input interrupt 5 0 : Interrupts disabled 0 010 enable bit 1 : Interrupts enabled ADT/A-D conversion 0 : Interrupts disabled 6 0 00 interrupt enable bit 1: Interrupts enabled Fix this bit to "0." 7 0 0:0

Fig. 2.2.12 Structure of interrupt control register 2

-0

2.2 Interrupts

#### (4) Processor status register

The processor status register is an 8-bit register. Figure 2.2.13 shows the structure of the processor status register. Bit 2 related to an interrupt is described below.

Interrupt disable flag : bit 2

The interrupt disable flag controls the acceptance of interrupt requests except **BRK** instruction interrupt. When this flag is "1," the acceptance of an interrupt request is disabled. When this flag is "0," the acceptance of an interrupt request is enabled. This flag is set to "1" with the **SEI** instruction and is set to "0" with the **CLI** instruction.

When a main routine branches to an interrupt processing routine, this flag is automatically set to "1," so that multiple interrupts are disabled. To use multiple interrupts, set this flag to "0" with the **CLI** instruction within the interrupt processing routine.



Fig. 2.2.13 Structure of processor status register

### 2.2 Interrupts

#### 2.2.4 INT interrupts

The INT interrupt requests occur by detecting a level change of each INT pin (INT0-INT3).

#### (1) Active edge selection

As an active edge, falling edge ( ] detection or rising edge ( ] detection can be selected by bits 0 to 3 of the interrupt edge selection register (address 003A16).

In the "0" state, the falling edge of the corresponding pin is detected. In the "1" state, the rising edge of the corresponding pin is detected.

The pins INTo to INT3 are also used as I/O ports P42, P43, P50, and P51, but no register to switch between INT pin and I/O port is available. When the port is an input port, the active edges of the port are always detected. Accordingly, when using ports P42, P43, P50 and P51 as input ports, put the corresponding INT interrupt into the disabled state. If this interrupt is not disabled, an INT interrupt is caused by pin level change, so that the program runs away.

Figure 2.2.14 shows the structure of the interrupt edge selection register.



Fig. 2.2.14 Structure of interrupt edge selection register

2.2 Interrupts

#### 2.2.5 Key input interrupt

The Key input interrupt request occurs when an "L" level voltage is applied to the pin set for the input mode of the port P2.

For interrupt sources except the INT interrupts and the Key input interrupt, refer to "CHAPTER 1".

#### (1) Connection example when the Key input interrupt is used

When using the Key input interrupt, after set ports P20 to P23 for the input mode, configure an "L" level valid key-matrix.

Figure 2.2.15 shows a connection example when the key input interrupt is used, and a port P2 block diagram. In the connection example in Figure 2.2.15, an Key input interrupt request is caused by pressing the key corresponding to one of ports P20 to P23.



Fig. 2.2.15 Connection example when key input interrupt is used, and port P2 block diagram

### 2.2 Interrupts

#### (2) Set values of Key input interrupt-related registers

When using the Key input interrupt, set the following:

- Port P2 direction register (address 000516)
- •Bit 2 of PULL register A (address 001616)
- ●Bit 5 of interrupt request register 2 (address 003D16) = "0"
- ●Bit 5 of interrupt control register 2 (address 003F16) (Note) = "1"

Figure 2.2.16 shows the setting values (corresponding to Figure 2.2.15) of the Key input interruptrelated registers.

Note: Fix bit 7 of the interrupt control register 2 (address 003F16) to "0".



Fig. 2.2.16 Setting values (corresponding to Figure 2.2.15) of key input interrupt-related registers

2.2 Interrupts

#### 2.2.6 Notes on use

When using interrupts, note the following.

#### (1) Register setting

- ■Fix bit 7 of the interrupt control register 2 (address 003F16) to "0." Nothing is allocated for this bit, however, do not write "1" to it.
- When using I/O ports P42, P43, P50 and P51 as input ports, put the INT interrupts corresponding to each port into the disabled state.
- When the active edges of the following interrupts are switched, the corresponding interrupt request bit may be set to "1." To avoid accepting an interrupt request, we recommend the register setting example shown in Figure 2.2.17.
  - ●INTo interrupt to INT3 interrupt
  - ●CNTR0 interrupt and CNTR1 interrupt

|   | 8                                                  |  |
|---|----------------------------------------------------|--|
| 1 | Set the corresponding interrupt enable bit to "0"  |  |
| 2 | Set the interrupt active edge                      |  |
| 3 | Set the corresponding interrupt request bit to "0" |  |
| 4 | Set the corresponding interrupt enable bit to "1"  |  |
|   |                                                    |  |

#### Fig. 2.2.17 Register setting example

Y

### 2.3 Timer X and timer Y

### 2.3 Timer X and timer Y

#### 2.3.1 Explanation of timer X operations

Timer X has 4 modes of operation.

Operation in each mode is described below.

#### (1) Timer mode

Operation in the timer mode is described below.

①Start of count operation

Immediately after reset release, the timer X stop control bit is in the "0" state. For this reason, the count operation is automatically started after reset release.

The value of the timer X counter (referred as "the X counter") is decremented by 1 each time a count source is input.

The count source is f(XIN)/16 clock (low-speed mode ; f(XCIN)/16 clock).

②Reload operation

The X counter underflows at the first count pulse after the value of the X counter reaches "0016." At this time, the value of the timer X latch (referred as "the X latch") is transferred (reloaded) to the X counter.

3Interrupt operation

An interrupt request occurs at the X counter underflow. At the same time, the timer X interrupt request bit is set to "1." The occurrence of an interrupt is controlled by the timer X interrupt enable bit.

An interrupt request occurs each time the counter underflows. In other words, an interrupt request occurs every "the X counter initial value + 1" count of the rising edge of the count source. (a) Stop of count operation

By writing "1" to the timer X stop control bit by software, the count operation is stopped.

The count operation is continued until "1" is set to the timer X stop control bit.

Figure 2.3.1 shows a timer mode operation example.

2.3 Timer X and timer Y



Fig. 2.3.1 Timer mode operation example

### 2.3 Timer X and timer Y

#### (2) Pulse output mode

The operation in the pulse output mode is the same as that in the timer mode, besides, which is added a pulse output operation. In this mode, a pulse whose polarity is reversed at every the X counter underflow is output from the P54/CNTR0 pin.

Operation in the pulse output mode is described below.

#### ①Start of count operation

Immediately after reset release, the timer X stop control bit is in the "0" state. For this reason, the count operation is automatically started after reset release.

The value of the X counter is decremented by 1 each time a count source is input.

The count source is f(XIN)/16 clock (low-speed mode ; f(XCIN)/16 clock).

#### ②Reload operation

The X counter underflows at the first count pulse after the value of the X counter reaches "0016." At this time, the value of the X latch is transferred (reloaded) to the X counter.

**③Pulse output** 

A pulse whose polarity is reversed every the X counter underflow is output from the P54/CNTR0 pin. As a level at a start of pulse output, a "H" or "L" is selected by the CNTR0 active edge switch bit. At the time when the pulse output mode is selected by the timer X operating mode bits, a pulse output is started.

#### ④Interrupt operation

#### ■Counter underflow

An interrupt request occurs at the X counter underflow. At the same time, the timer X interrupt request bit is set to "1." The occurrence of an interrupt is controlled by the timer X interrupt enable bit.

#### ■Edge of pulse output

At the edge of the pulse output from the P54/CNTR0 pin, an interrupt request occurs. At the same time, the CNTR0 interrupt request bit is set to "1." The occurrence of an interrupt is controlled by the CNTR0 interrupt enable bit.

As an active edge, the falling edge  $(\mathbf{y})$  or rising edge  $(\mathbf{y})$  is specified by the CNTR<sub>0</sub> active edge switch bit.

#### Stop of count operation

By writing "1" to the timer X stop control bit by software, the count operation is stopped. The count operation is continued until "1" is set to the timer X stop control bit.

Figure 2.3.2 shows a pulse output mode operation example.

2.3 Timer X and timer Y



### 2.3 Timer X and timer Y

#### (3) Event counter mode

The operation in the event counter mode is the same as that in the timer mode except that the input signal to the P54/CNTR0 pin is used as a count source.

Operation in the event counter mode is described below.

①Start of count operation

Immediately after reset release, the timer X stop control bit is in the "0" state. For this reason, the count operation is automatically started after reset release.

The value of the X counter is decremented by 1 each time a count source is input.

As an active edge, the falling edge ( ) or rising edge ( ) is specified by the CNTR0 active edge switch bit.

#### ②Reload operation

The X counter underflows at the first count pulse after the value of the X counter reaches "0016." At this time, the value of the X latch is transferred (reloaded) to the X counter.

③Interrupt operation

■Counter underflow

An interrupt request occurs at the X counter underflow. At the same time, the timer X interrupt request bit is set to "1." The occurrence of an interrupt is controlled by the timer X interrupt enable bit.

#### ■Edge of count source

At the edge of the count source input from the P54/CNTR0 pin, an interrupt request occurs. At the same time, the CNTR0 interrupt request bit is set to "1." The occurrence of an interrupt is controlled by the CNTR0 interrupt enable bit.

As an active edge, the falling edge (1) or rising edge (1) is specified by the CNTR<sub>0</sub> active edge switch bit.

Stop of count operation

By writing "1" to the timer X stop control bit by software, the count operation is stopped.

The count operation is continued until "1" is set to the timer X stop control bit.

Figure 2.3.3 shows an event counter mode operation example.

2.3 Timer X and timer Y



## 2.3 Timer X and timer Y

### (4) Pulse width measurement mode

In the pulse width measurement mode, the width ("H" or "L" level) of a pulse input from the P54/CNTR0 pin is measured.

Operation in the pulse width measurement mode is described below.

①Count operation

Immediately after reset, the timer X stop control bit is in the "0" state. In this state, a count operation is continued in the period in which the measurement level is input to the P54/CNTR0 pin.

The value of the X counter is decremented by 1 each time a count source is input.

The count source is f(XIN)/16 clock (low-speed mode ; f(XCIN)/16 clock).

#### ②Reload operation

The X counter underflows at the first count pulse after the value of the X counter reaches "0016." At this time, the value of the X latch is transferred (reloaded) to the X counter.

3Pulse width measurement

As a pulse measurement period, a "H" or "L" is selected by the CNTR<sub>0</sub> active edge switch bit.

The difference between the initial value of the X counter and the X counter value at counter stop is a measured pulse width.

A reload operation by reading the count value is not performed automatically. Accordingly, to continue the measurement, set the initial value anew by software.

When reading a value from the timer X, read both registers in order of the timer X (high-order) and the timer X (low-order).

#### ④Interrupt operation

■Edge of pulse measured

At the edge of the pulse input from the P54/CNTR0 pin, an interrupt request occurs. At the same time, the CNTR0 interrupt request bit is set to "1." The occurrence of an interrupt is controlled by the CNTR0 interrupt enable bit.

The CNTR<sub>0</sub> active edge switch bit specifies an active edge. When "H" level width is measured, the falling edge ( $\downarrow$ ) is active, when "L" level width is measured, the rising edge ( $\int$ ) is active. ■Counter underflow

An interrupt request occurs at the X counter underflow. At the same time, the timer X interrupt request bit is set to "1." The occurrence of an interrupt is controlled by using the timer X interrupt enable bit.

Figure 2.3.4 shows a pulse width measurement mode operation example.

2.3 Timer X and timer Y

| Pulse width                                                                                                                                                                                                                                         |                 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Pulse width $H(s) = 1 \div$ count source frequency $\times$ (the X counter initial value – the X counter value at                                                                                                                                   | count stop)     |
| Pulse width measurement mode operation example                                                                                                                                                                                                      |                 |
| <ul><li>•n : The X counter initial value</li><li>•m: The X counter value at count stop</li></ul>                                                                                                                                                    |                 |
| Timer X stop<br>coutrol bit                                                                                                                                                                                                                         |                 |
| Count source source                                                                                                                                                                                                                                 |                 |
| P54/CNTRo pin                                                                                                                                                                                                                                       |                 |
| CNTR <sub>0</sub> active edge switch bit                                                                                                                                                                                                            |                 |
| Set initial value                                                                                                                                                                                                                                   | Count start     |
| n16<br>Counter<br>Count stop<br>Count stop                                                                                                                                                                                                          |                 |
|                                                                                                                                                                                                                                                     |                 |
|                                                                                                                                                                                                                                                     |                 |
|                                                                                                                                                                                                                                                     |                 |
| m16                                                                                                                                                                                                                                                 |                 |
| 000016 H                                                                                                                                                                                                                                            | <u> </u>        |
| CNTRo interrupt                                                                                                                                                                                                                                     |                 |
| CNTRo interrupt<br>enable bit                                                                                                                                                                                                                       |                 |
| Timer X interrupt                                                                                                                                                                                                                                   |                 |
| request bit                                                                                                                                                                                                                                         |                 |
| Timer X interrupt<br>enable bit                                                                                                                                                                                                                     |                 |
| <ul> <li>①: •Clearing by writing "0" to the CNTR<sub>0</sub> interrupt request bit.</li> <li>•Clearing by accepting the CNTR<sub>0</sub> interrupt request when the CNTR<sub>0</sub> interrupt request when the CNTR<sub>0</sub> is "1."</li> </ul> | rupt enable bit |
| <ul> <li>②: Set initial value to the timer X when timer X write control bit is "0."</li> <li>*: When the CNTR0 active edge switch bit is "1";</li> </ul>                                                                                            |                 |
| <ul> <li>"L" level width of the input pulse is measured.</li> <li>The CNTR<sub>0</sub> interrupt request occurs at the rising edge of the input pulse.</li> </ul>                                                                                   |                 |
|                                                                                                                                                                                                                                                     |                 |
| Fig. 2.3.4 Pulse width measurement mode operation example                                                                                                                                                                                           |                 |

## 2.3 Timer X and timer Y

### (5) Real time port control

The real time port control is the function which outputs preset data from the real time ports in synchronization with an underflow of the X counter. Table 2.3.1 shows real time ports and bits for storing data. This real time port control function is available in every mode.

A data output from the real time port is started at setting the real time port control bit to "1" (when setting "1" to the real time port control bit of the timer X mode register, use the **SEB** instruction).

When the data for real time port is rewritten, the rewritten values are output at the first underflow of the X counter after rewritting.

Figure 2.3.5 shows a timer mode operation example with the real time port function.

The real time port is also used as port P52 and P53. When using the real time port, set the corresponding bit of the port P5 direction register (address 000B16) to "1" for the output mode.

#### Table 2.3.1 Real time ports and bits for storing data

20

11

| Real time port | Bit for storing data           |  |  |
|----------------|--------------------------------|--|--|
|                | Bit 2 of timer X mode register |  |  |
| RTP1 (P53)     | Bit 3 of timer X mode register |  |  |

2.3 Timer X and timer Y



Fig. 2.3.5 Timer mode operation example with real time port function

## 2.3 Timer X and timer Y

### 2.3.2 Explanation of timer Y operations

Timer Y has 4 modes of operation. Operation in each mode is described below.

### (1) Timer Mode

Operation in the timer mode is described below.

①Start of count operation

Immediately after reset release, the timer Y stop control bit is in the "0" state. For this reason, the count operation is automatically started after reset release.

The value of the timer Y counter (referred as "the Y counter") is decremented by 1 each time a count source is input.

The count source is f(XIN)/16 clock (low-speed mode ; f(XCIN)/16 clock).

②Reload operation

The Y counter underflows at the first count pulse after the value of the Y counter reaches "0016." At this time, the value of the timer Y latch (referred as "the Y latch") is transferred (reloaded) to the Y counter.

3Interrupt operation

An interrupt request occurs at the Y counter underflow. At the same time, the timer Y interrupt request bit is set to "1." The occurrence of an interrupt is controlled by the timer Y interrupt enable bit.

An interrupt request occurs each time the counter underflows. In other words, an interrupt request occurs every "the Y counter initial value + 1" count of the rising edge of the count source.

④Stop of count operation

By writing "1" to the timer Y stop control bit by software, the count operation is stopped.

The count operation is continued until "1" is set to the timer Y stop control bit.

Figure 2.3.6 shows a timer mode operation example.

2.3 Timer X and timer Y



Fig. 2.3.6 Timer mode operation example

## 2.3 Timer X and timer Y

### (2) Period measurement mode

In the period measurement mode, the period of a pulse input from the P55/CNTR1 pin is measured. Operation in the period measurement mode is described below.

### ①Start of count operation

Immediately after reset release, the timer Y stop control bit is in the "0" state. For this reason, the count operation is automatically started after reset release.

The value of the Y counter is decremented by 1 each time a count source is input.

The count source is f(XIN)/16 clock (low-speed mode ; f(XCIN)/16 clock).

#### ②Reload operation

At the edge of the pulse input from the P55/CNTR1 pin, the value of the Y latch is transferred (reloaded) to the Y counter. The count value immediately before reload is held until it is read out once after reload.

As an active edge, the falling edge ( $rac{1}$ ) or rising edge ( $rac{1}$ ) is specified by the CNTR1 active edge switch bit.

The value of the Y latch is also reloaded at the Y counter underflow.

③Period measurement

As a period measurement duration, the following is selected by the CNTR1 active edge switch bit (bit 6) : Duration from the falling edge to the falling edge (bit 6 = "0")

Duration from the rising edge to the rising edge (bit 6 = "1")

The difference between the count value at an active edge input and that immediately before reload is a measured period.

### ④Interrupt operation

■Edge of input pulse

At the edge of the pulse input from the P55/CNTR1 pin, an interrupt request occurs. At the same time, the CNTR1 interrupt request bit is set to "1." The occurrence of an interrupt is controlled by the CNTR1 interrupt enable bit.

As an active edge, the falling edge (1) or rising edge (f) is specified by the CNTR1 active edge switch bit.

■Counter underflow

An interrupt request occurs at the Y counter underflow. At the same time, the timer Y interrupt request bit is set to "1."

The occurrence of an interrupt is controlled by the timer Y interrupt enable bit.

Figure 2.3.7 shows a period measurement mode operation example.

2.3 Timer X and timer Y

| Period measurement mode operation example<br>PL :: Reload<br>m :: The Y counter initial value<br>m :: The Y counter value immediately before reload<br>Timer Y stop<br>control bit<br>Count<br>Source<br>P55/CNTR1 pin<br>CNTR1 active<br>edge switch bit<br>n16<br>RL<br>RL<br>RL<br>RL<br>RL<br>RL<br>RL<br>RL<br>RL<br>RL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Pulse period                | T(s) = 1 $\div$ count source frequency <b>X</b> (the Y counter initial value – the Y counter value immediately before reload )                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>•m : The Y counter value immediately before reload</li> <li>Timer Y stop control bit</li> <li>Count source</li> <li>P55/CNTR1 pin</li> <li>CNTR1 active edge switch bit</li> <li>RL</li> /ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Period measu<br>•RL : Reloa | rement mode operation example                                                                                                                                                                                                                                                                                                                  |
| control bit<br>Count<br>Source<br>P55/CNTR1 pin<br>CNTR1 active<br>edge switch bit<br>RL<br>RL<br>RL<br>RL<br>RL<br>RL<br>RL<br>RL<br>RL<br>RL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | •m :The Y                   |                                                                                                                                                                                                                                                                                                                                                |
| source » Contractions of the second of the s | Control bit                 |                                                                                                                                                                                                                                                                                                                                                |
| CNTR1 active<br>edge switch bit<br>n16<br>m16<br>m16<br>m16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                             |                                                                                                                                                                                                                                                                                                                                                |
| edge switch bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P55/CNTR1 pin               |                                                                                                                                                                                                                                                                                                                                                |
| m16 L L L L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | edge switch bit             |                                                                                                                                                                                                                                                                                                                                                |
| m16 L L L L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | n16                         |                                                                                                                                                                                                                                                                                                                                                |
| m16 L L L L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | f timer Y                   |                                                                                                                                                                                                                                                                                                                                                |
| 000016                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                             |                                                                                                                                                                                                                                                                                                                                                |
| T T Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 000016                      |                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |                                                                                                                                                                                                                                                                                                                                                |
| CNTR1 interrupt request bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                             |                                                                                                                                                                                                                                                                                                                                                |
| CNTR1 interrupt<br>enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                             |                                                                                                                                                                                                                                                                                                                                                |
| Timer Y interruptrequest bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                             |                                                                                                                                                                                                                                                                                                                                                |
| Timer Y interrupt<br>enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | enable bit                  |                                                                                                                                                                                                                                                                                                                                                |
| <ul> <li>(1): •Clearing by writing "0" to the CNTR1 interrupt request bit.</li> <li>•Clearing by accepting the CNTR1 interrupt request when the CNTR1 interrupt enable bit is "1."</li> <li>* : When the CNTR1 active edge switch bit is "1";</li> <li>•From the rising edge to the rising edge of the input pulse is measured.</li> <li>•The CNTR1 interrupt request occurs at the rising edge of the input pulse.</li> </ul> Fig. 2.3.7 Period measurement mode operation example                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                             | <ul> <li>Clearing by accepting the CNTR1 interrupt request when the CNTR1 interrupt enable bit is "1."</li> <li>* When the CNTR1 active edge switch bit is "1";</li> <li>From the rising edge to the rising edge of the input pulse is measured.</li> <li>The CNTR1 interrupt request occurs at the rising edge of the input pulse.</li> </ul> |

Г

## 2.3 Timer X and timer Y

### (3) Event counter mode

The operation in the event counter mode is the same as that in the timer mode except that the input signal to the P55/CNTR1 pin is used as a count source.

Operation in the event counter mode is described below.

①Start of count operation

Immediately after reset release, the timer Y stop control bit is in the "0" state. For this reason, the count operation is automatically started after reset release.

The value of the Y counter is decremented by 1 each time a count source is input.

As an active edge, the falling edge ( ) or rising edge ( ) is specified by the CNTR1 active edge switch bit.

### ②Reload operation

The Y counter underflows at the first count pulse after the value of the Y counter reaches "0016." At this time, the value of the Y latch is transferred (reloaded) to the Y counter.

- ③Interrupt operation
- ■Counter underflow

An interrupt request occurs at the Y counter underflow. At the same time, the timer Y interrupt request bit is set to "1." The occurrence of an interrupt is controlled by the timer Y interrupt enable bit.

■Edge of count source

At the edge of the count source input from the P55/CNTR1 pin, an interrupt request occurs. At the same time, the CNTR1 interrupt request bit is set to "1." The occurrence of an interrupt is controlled by the CNTR1 interrupt enable bit.

As an active edge, the falling edge (1) or rising edge (1) is specified by the CNTR1 active edge switch bit.

④Stop of count operation

By writing "1" in the timer Y stop control bit by software, the count operation is stopped. The count operation is continued until "1" is set in the timer Y stop control bit.

Figure 2.3.8 shows an event counter mode operation example.

2.3 Timer X and timer Y



## 2.3 Timer X and timer Y

#### (4) Pulse width HL continuously measurement mode

In the pulse width HL continuously measurement mode, the width ("H" and "L" level) of pulses input from the P55/CNTR1 pin are continuously measured.

With the exception that reload and an interrupt request occur at both edges of pulses input from the P55/CNTR1 pin, the operation in the pulse width HL continuously measurement mode is the same as that in the period measurement mode.

The pulse width HL continuously measurement mode of operation is described below.

#### ①Start of count operation

Immediately after reset release, the timer Y stop control bit is in the "0" state. For this reason, the count operation is automatically started after reset release.

The value of the Y counter is decremented by 1 each time a count source is input.

The count source is f(XIN)/16 (low-speed mode ; f(XCIN)/16).

②Reload operation

At both edges of the pulse input from the P55/CNTR1 pin, the value of the timer Y is transferred (reloaded) to the Y counter. The count value immediately before reload is held until it is read out once after reload.

The value of the Y latch is also reloaded at the Y counter underflow.

#### ③Pulse width measurement

The difference between the count value at an active edge input and that immediately before reload is a measured pulse width.

When reading a value from the timer Y, read both registers in order of the timer Y (high-order) and the timer Y (low-order).

## ④Interrupt operation

■Edge of input pulse

At both edges of pulses input from the P55/CNTR1 pin, an interrupt request occurs. At the same time, the CNTR1 interrupt request bit is set to "1." The occurrence of an interrupt is controlled by the CNTR1 interrupt enable bit.

### ■Counter underflow

An interrupt request occurs at the Y counter underflow. At the same time, the timer Y interrupt request bit is set to "1."

The occurrence of an interrupt is controlled by the timer Y interrupt enable bit.

Figure 2.3.9 shows a pulse width HL continuously measurement mode operation example.

2.3 Timer X and timer Y



## 2.3 Timer X and timer Y

### 2.3.3 Related registers

Figure 2.3.10 shows the memory allocation of the timer X- and timer Y-related registers. Each of these registers is described below.



Fig. 2.3.10 Memory allocation of timer X- and timer Y-related registers

### 2.3 Timer X and timer Y

### (1) Port P5 direction register (P5D)

The port P5 direction register (address 000B16) selects the I/O direction of port P5. Figure 2.3.11 shows the structure of the port P5 direction register.

The CNTR<sub>0</sub> pin is also used as P54, while the CNTR<sub>1</sub> pin is also used as P55.

### ■Timer X

In the pulse output mode, set bit 4 to "1" for the output mode.

In the event counter mode or the pulse width measurement mode, set bit 4 to "0" for the input mode. The real time port RTP0 pin is also used as P52, while the RTP1 pin is also used as P53. To use as the RTP0 pin, set bit 2 to "1" for the output mode. To use as the RTP1 pin, set bit 3 to "1" for the output mode.

### ■Timer Y

In the period measurement mode or the event counter mode or the pulse width HL continuously measurement mode, set bit 5 to "0" to set it for the input mode.



Fig. 2.3.11 Structure of port P5 direction register

## 2.3 Timer X and timer Y

### (2) Timer X latch and timer X counter (TXL and TXH)

The timer X latch (referred as "the X latch") and the timer X counter (referred as "the X counter") consist of 16 bits in a combination of high-order (address 002116) and low-order (address 002016). The X latch and the X counter are allocated at the same address. To access the X latch and the X counter, access both the timer X (low-order) and the timer X (high-order).

#### ■Read

When the timer X (high-order) and the timer X (low-order) are read out, the value of the X counter (count value) are read out. Read both registers in the order of the timer X (high-order) and the timer X (low-order).

Do not write any value to the timer X (high-order) and the timer X (low-order) before the timer X (low-order) has been read out. In this case, timer X will not operate normally.

#### Write

When a value is written to the timer X (low-order) and the timer X (high-order), the value is set in the X latch and the X counter at the same time. Writing to the X latch only can be selected by the timer X write control bit (refer to "2.3.3 Related registers, (4) Timer X mode register"). Write the values to both registers in the order of the timer X (low-order) and the timer X (high-order).

Do not read timer X (low-order) and the timer X (high-order) before the timer X (high-order) has been written. In this case, timer X will not operate normally.

#### Timer X latch

The X latch is a register which holds the value to be transferred (reloaded) automatically to the X counter as the initial value of the X counter at the X counter underflow. Figure 2.3.12 shows the structure of the timer X latch.

The contents of the X latch cannot be read out.

#### Timer X latch

Timer X (high-order, low-order)



#### Fig. 2.3.12 Structure of timer X latch

2.3 Timer X and timer Y

| ●Timer | Х | counter |
|--------|---|---------|
|--------|---|---------|

The X counter counts the count source. Figure 2.3.13 shows the structure of the timer X counter. The contents of the X counter are decremented by 1 each time a count source is input. The division ratio of the counter is represented by the following expression.

| Division ratio of the X counter = | 1<br>the X counter initial value + 1 |
|-----------------------------------|--------------------------------------|
| ●Timer X counter                  |                                      |

Timer X (high-order, low-order)



Fig. 2.3.13 Structure of timer X counter

## 2.3 Timer X and timer Y

### (3) Timer Y latch and timer Y counter (TYL and TYH)

The timer Y latch (referred as "the Y latch") and the timer Y counter (referred as "the Y counter") consist of 16 bits in a combination of high-order (address 002316) and low-order (address 002216). The Y latch and Y counter are allocated at the same address. To access the Y latch and the Y counter, access both the timer Y (low-order) and the timer Y (high-order).

#### ■Read

When the timer Y (high-order and low-order) are read out, the value of the Y counter (count value) are read out. Read both registers in the order of the timer Y (high-order) and the timer Y (low-order). Do not write any value to the timer Y (high-order and low-order) before the timer Y (low-order) has been read out. In this case, timer Y will not operate normally.

#### Write

When a value is written to the timer Y (low-order and high-order), the value is set in the Y latch and the Y counter at the same time. Write the values to both registers in the order of the timer Y (low-order) and the timer Y (high-order).

Do not read the timer Y (low-order and high-order) before the timer Y (high-order) has been written. In this case, timer Y will not operate normally.

#### •Timer Y latch

The Y latch is a register which holds the value to be transferred (reloaded) automatically to the Y latch as the initial value of the Y counter at the Y counter underflow. Figure 2.3.14 shows the structure of the timer Y latch.

Reload is performed at the following :

#### •At the Y counter underflow

•At the edge of the input pulse from the P55/CNTR1 pin

(period measurement mode/pulse width HL coutinuously measurement mode)

The contents of the Y latch cannot be read out.

| ●Timer Y latch                                     |         | 3                                                                                                                                                                                                                                                                                                                                 |           |     |    |
|----------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|----|
| Timer Y (high-order, lov<br>b7b6 b5 b4 b3 b2 b1 b0 |         | der)<br>mer Y (high-order, low-order) (TYH, TYL) [Address                                                                                                                                                                                                                                                                         | s 2316, 2 | 216 | 6] |
|                                                    | В       | Functions                                                                                                                                                                                                                                                                                                                         | At reset  | R   | W  |
|                                                    | to<br>7 | <ul> <li>Set "000016 to FFFF16" as timer Y count value.</li> <li>Write high-order byte of setting value to TYH, and low-order byte to TYL, respectively.</li> <li>The values of TYH and TYL are set to the respective Y latches and transferred automatically to the respective Y counters at the Y counter underflow.</li> </ul> | 1         | ×   | 0  |
|                                                    | Not     | <b>e</b> : Write both registers in the order of TYL and TY                                                                                                                                                                                                                                                                        | YH.       |     |    |

Fig. 2.3.14 Structure of timer Y latch

### ●Timer Y counter

The Y counter counts the count source. Figure 2.3.15 shows the structure of the timer Y counter. The contents of the Y counter are decremented by 1 each time a count source is input. The division ratio of the counter is represented by the following expression.

Division ratio of the Y counter =  $\frac{1}{1 + 2}$ 

1 the Y counter initial value + 1

In the period measurement mode or the pulse width HL coutinuously measurement mode, the value immediately before reload is held until it is read out once after reload. The count operation is coutinued.



Fig. 2.3.15 Structure of timer Y counter

## 2.3 Timer X and timer Y

### (4) Timer X mode register (TXM)

The timer X mode register (address 002716) consists of bits which select operation or control counting. Figure 2.3.16 shows a structure of the timer X mode register. Each bit is described below.



Fig. 2.3.16 Structure of timer X mode register

2.3 Timer X and timer Y

■Timer X write control bit (bit 0)

The timer X write control bit controls writing to the timer X (low-order and high-order).

When bit 0 is "0," the value written in the timer X (low-order and high-order) are set into both the X latch and the X counter at the same time.

When bit 0 is "1," the value written in the timer X (low-order and high-order) is set into the X latch only.

When a value is written into the X latch only, this rewritten value is transferred to the X counter at the first X counter underflow after rewriting.

■Real time port control bit (bit 1)

The real time port control bit selects a function to output data from the real time port. When bit 1 is "0," this function is invalid. When the bit is "1," this function is valid.

For an explanation of operations, refer to "2.3.1 Explanation of timer X operations, (5) Real time port control."

Data for real time port (bit 2 and bit 3)

The data for real time port is the data to be output from the real time port.

Timer X operating mode bits (bit 4 and bit 5)

The timer X operating mode bits select a operating mode of the timer X.

Table 2.3.2 shows the relation between the timer X operating mode bits and the operating modes.

For an explanation of each mode operation, refer to the section pertaining to the explanation of each operation.

 Table 2.3.2 Relation between timer X operating mode bits

 and operating modes

| b5 | b4 | Operation mode               |
|----|----|------------------------------|
| 0  | 0  | Timer mode                   |
| 0  | 1  | Pulse output mode            |
| 1  | 0  | Event counter mode           |
| 1  | 1  | Pulse width measurement mode |

## 2.3 Timer X and timer Y

■CNTR0 active edge switch bit (bit 6) The CNTR<sub>0</sub> active edge switch bit has a function which selects an active edge of the CNTR<sub>0</sub> interrupt, and functions for each mode. ●CNTR0 interrupt When bit 6 is "0," the falling edge  $(\neg)$  is active. When bit 6 is "1," the rising edge (  $\uparrow$ ) is active. •Pulse output mode In the pulse output mode, the initial level at the start of pulse output is selected. When bit 6 is "0," the initial level is "H." When bit 6 is "1," the initial level is "L." •Event counter mode An active edge of the count source is selected. When bit 6 is "0," the rising edge  $(\uparrow)$  is active. When bit 6 is "1," the falling edge  $(\neg)$  is active. Pulse width measurement mode A duration of pulse width measured is selected. When bit 6 is "0," the "H" level width is measured. When bit 6 is "1," the "L" level width is measured. ■Timer X stop control bit (bit 7) The timer X stop control bit controls the count operation of the timer X. By writing "0" to bit 7, a count source is input to the X counter, so that a count operation is started. As bit 7 is in the "0" state immediately after reset release, the count operation is automatically started after reset release. By writing "1" to bit 7, the input of count source to the X counter is stopped, so that the count operation stops.

In the pulse width measurement mode, however, a count operation is performed only in the period in which the measurement level is input to the P54/CNTR0 pin when bit 7 is in the "0" state.

At read, this bit functions as a status bit to indicate the operating state (counting or stop) of the X counter. When bit 7 is "0," the counter is in the operating state. When bit 7 is "1," the counter is in the stop state.

3825 GROUP USER'S MANUAL

2.3 Timer X and timer Y

### (5) Timer Y mode register (TYM)

The timer Y mode register (address 002816) consists of bits which select operation or control counting. Figure 2.3.17 shows a structure of the timer Y mode register. Each bit is described below.



### Fig. 2.3.17 Structure of timer Y mode register

## 2.3 Timer X and timer Y

the stop state.

| Timer Y operating mode bits (bit 4 and bit 5)<br>The timer Y operating mode bits select a op-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Table 2.3.3 Relation between timer Y operating mode bits           and operating modes    |                                     |                                                            |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------|------------------------------------------------------------|--|--|
| erating mode of the timer Y.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | b5                                                                                        | b4                                  | Operation mode                                             |  |  |
| Table 2.3.3 shows the relation between the timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                         | 0                                   | Timer mode                                                 |  |  |
| Y operating mode bits and the operating modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                           | 1                                   | Period measurement mode                                    |  |  |
| For an explanation of each mode operation,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                         | 0                                   | Event counter mode                                         |  |  |
| refer to the section pertaining to the explana-<br>tion of each operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                         | 1                                   | Pulse width HL continuously measurement mode               |  |  |
| <ul> <li>CNTR1 active edge switch bit (bit 6)<br/>The CNTR1 active edge switch bit has a function<br/>and functions for each mode.<br/>In the pulse width HL continuously measurement</li> <li>CNTR1 interrupt<br/>When bit 6 is "0," the falling edge (1) is active<br/>When bit 6 is "1," the rising edge (1) is active<br/>In the pulse width HL continuously measuremedges regardless of the value of this bit.</li> <li>Period measurement mode<br/>This bit selects the duration which is measured<br/>When bit 6 is "0," the falling edge to the falling<br/>When bit 6 is "0," the rising edge to the falling<br/>When bit 6 is "1," the rising edge to the rising</li> <li>Event counter mode<br/>An active edge of the count source is selecte<br/>When bit 6 is "0," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the falling edge (1) is active<br/>When bit 6 is "1," the fall is active the fall</li></ul> | nt mod<br>ve.<br>e.<br>nent m<br>ed.<br>ng edg<br>g edge<br>d.<br>e.<br>operat<br>o the Y | e, this<br>node,<br>e dura<br>durat | the timer Y.<br>ter, so that a count operation is started. |  |  |
| after reset release.<br>By writing "1" to bit 7, the input of count source to the Y counter is stopped, so that the count operation stops.<br>At read, this bit functions as a status bit to indicate the operating state (counting or stop) of the counter. When bit 7 is "0," the counter is in the operating state. When bit 7 is "1," the counter is in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                           |                                     |                                                            |  |  |

| b5 | b4 | Operation mode                               |  |  |
|----|----|----------------------------------------------|--|--|
| 0  | 0  | Timer mode                                   |  |  |
| 0  | 1  | Period measurement mode                      |  |  |
| 1  | 0  | Event counter mode                           |  |  |
| 1  | 1  | Pulse width HL continuously measurement mode |  |  |

## 2.3 Timer X and timer Y

### (6) Interrupt request register 1 (IREQ1) and interrupt request register 2 (IREQ2)

The interrupt request register 1 (address 003C16) and the interrupt request register 2 (address 003D16) indicate whether an interrupt request has occured or not.

Figure 2.3.18 shows the structure of the interrupt request register 1 and Figure 2.3.19 shows the structure of the interrupt request register 2.

The occurrence of an interrupt request (timer X, timer Y, CNTR0, and CNTR1 interrupt requests) causes the corresponding bit to be set to "1." This interrupt request bit is automatically cleared to "0" by the acceptance of the interrupt request.

The interrupt request bits can be set to "0" by software, but it cannot be set to "1" by software.

The occurrence of each interrupt is controlled by the corresponding interrupt enable bit (refer to the next item).

For details of interrupts, refer to "2.2 Interrupts."



Fig. 2.3.18 Structure of interrupt request register 1

## 2.3 Timer X and timer Y



Fig. 2.3.19 Structure of interrupt request register 2

-0

## 2.3 Timer X and timer Y

### (7) Interrupt control register 1 (ICON1) and interrupt control register 2 (ICON2)

The interrupt control register 1 (address 003E16) and the interrupt control register 2 (address 003F16) control each interrupt request source.

Figure 2.3.20 shows the structure of the interrupt control register 1 and Figure 2.3.21 shows the structure of the interrupt control register 2.

When an interrupt enable bit (timer X, timer Y, CNTR0, and CNTR1 interrupt enable bits) is "0," the corresponding interrupt request is disabled. If an interrupt request occurs when this bit is "0," the corresponding interrupt request bit only is set to "1," and the interrupt request is not accepted.

When the interrupt enable bit is "1," the corresponding interrupt request is enabled. If an interrupt request occurs when this bit is "1," the interrupt request is accepted (interrupt disable flag = "0").

Each interrupt enable bit can be set to "0" or "1" by software.

For details of interrupts, refer to "2.2 Interrupts."



Fig. 2.3.20 Structure of interrupt control register 1

## 2.3 Timer X and timer Y



Fig. 2.3.21 Structure of interrupt control register 2

3

#### 2.3.4 Register setting example

In the following, an example of setting registers for using each mode of the timer X and timer Y is described.

### (1) Timer X

#### ■Timer mode

Figure 2.3.22 shows an example of setting registers for using the timer mode.



Fig. 2.3.22 Example of setting registers for using timer mode

## 2.3 Timer X and timer Y

### ■Pulse output mode

Figure 2.3.23 shows an example of setting registers for using the pulse output mode.

[Notes on use] Notes 1: For using interrupt processing, set the following : •Before setting ① below, clear the interrupt enable bits (timer X or CNTR0) and the interrupt request bits (timer X or CNTR0) to "0." •After setting (5) below, set the interrupt enable bits (timer X or CNTR0) to "1" (interrupts enabled) . 2: Write values in the order of the timer X (low-order) and the timer X (high-order). **OPort P5 direction register** b7 b0 P5D : Port P5 direction register [Address 0B16] 1 b4 : Bit corresponding to port P54 1 : Output mode ②Setting of timer X mode register Select pulse output mode or others b7 b0 [1] [0] 1] TXM : Timer X mode register [Address 2716] b0 : Timer X write control bit 0 : Write value in latch and counter 1: Write value in latch only b1 : Real time port control bit 0 : Real time port function invalid 1 : Real time port function valid b2 : P52 data for real time port b3 : P53 data for real time port b5, b4 : Timer X operating mode bits 01: Pulse output mode b6 : CNTR0 active edge switch bit 0 : Start at initial level "H" level output 1 : Start at initial level "L" level output b7 : Timer X stop control bit 1 : Count stop ③Set count value (low-order) to timer X (low-order) (TXL) [Address 2016] (4)Set count value (high-order) to timer X (high-order) (TXH) [Address 2116] ⑤Set timer X stop control bit of timer X mode register to "0" to start counting

Fig. 2.3.23 Example of setting registers for using pulse output mode

#### Event counter output mode

Figure 2.3.24 shows an example of setting registers for using the event counter mode.



Fig. 2.3.24 Example of setting registers for using event counter mode

## 2.3 Timer X and timer Y

### ■Pulse width measurement mode

Figure 2.3.25 shows an example of setting registers for using the pulse width measurement mode.

[Notes on use] Notes 1: For using interrupt processing, set the following : •Before setting ① below, clear the interrupt enable bits (timer X or CNTR 0) and the interrupt request bits (timer X or CNTR 0) to "0." •After setting (5) below, set the interrupt enable bits (timer X or CNTR 0) to "1" (interrupts enabled) . 2: Write values in the order of the timer X (low-order) and the timer X (high-order). **①Port P5 direction register** b7 b0 P5D : Port P5 direction register [Address 0B16] П 0 b4 : Bit corresponding to port P54 0 : Input mode ②Setting of timer X mode register Select pulse width measurement mode or others D TXM : Timer X mode register [Address 2716] b/ 11 11 b0 : Timer X write control bit 0: Write value in latch and counter 1 : Write value in latch only ----- b1 : Real time port control bit 0 : Real time port function invalid 1 : Real time port function valid b2 : P52 data for real time port b3 : P53 data for real time port b5, b4 : Timer X operating mode bits 1 1 : Pulse width measurement mode ..... b6 : CNTR0 active edge switch bit 0 : Measure "H" level width 1 : Measure "L" level width b7 : Timer X stop control bit 1 : Count stop ③Set count value (low-order) to timer X (low-order) (TXL) [Address 2016] (4)Set count value (high-order) to timer X (high-order) (TXH) [Address 2116] ⑤Set timer X stop control bit of timer X mode register to "0" to start counting

Fig. 2.3.25 Example of setting registers for using pulse width measurement mode

2.3 Timer X and timer Y

#### ■Real time port function

Figure 2.3.26 shows an example of setting registers for using the real time port (referred as RTP) function.

### [Notes on use]

**Notes 1:** After reset release, port P5 direction register is set for the input mode, so pins P52/RTP0 and P53/RTP1 operate as ordinary input ports. For using as RTP, be sure to set the corresponding bits of the port P5 direction register for the output mode.

- **2:** Change RTP output data as required, for example, by using an interrupt.
- 3: Do not change ports P52 and P53 selected as RTP into input pins during RTP operation.



## 2.3 Timer X and timer Y

### (2) Timer Y

■Timer mode

Figure 2.3.27 shows an example of setting registers for using the timer mode.

[Notes on use] Notes 1: For using interrupt processing, set the following : •Before setting 1 below, clear the timer Y interrupt enable bit and the timer Y interrupt request bit to "0." •After setting ④ below, set the timer Y interrupt enable bit to "1" (interrupts enabled) . 2: Write values in the order of the timer Y (low-order) and the timer Y (high-order). ①Setting of timer Y mode register Select timer mode or others b7 1 00 TYM : Timer Y mode register [Address 2816] b5, b4 : Timer Y operating mode bits 00: Timer mode ----- b6 : CNTR1 active edge switch bit ..... b7 : Timer Y stop control bit 1 : Count stop : Nothing is allocated ②Set count value (low-order) to timer Y (low-order) (TYL) [Address 2216] 3Set count value (high-order) to timer Y (high-order) (TYH) [Address 2316] (4)Set timer Y stop control bit of timer Y mode register to "0" to start counting Fig. 2.3.27 Example of setting registers for using timer mode

#### ■Period measurement mode

Figure 2.3.28 shows an example of setting registers for using the period measurement mode.



Fig. 2.3.28 Example of setting registers for using period measurement mode

## 2.3 Timer X and timer Y

### Event counter mode

Figure 2.3.29 shows an example of setting registers for using the event counter mode.

[Notes on use] Notes 1: For using interrupt processing, set the following : •Before setting 1 below, clear the interrupt enable bits (timer Y or CNTR 1) and the interrupt request bits (timer Y or CNTR 1) to "0." •After setting (5) below, set the interrupt enable bits (timer Y or CNTR 1) to "1" (interrupts enabled) . 2: Write values in the order of the timer Y (low-order) ant the timer Y (high-order). 1 Port P5 direction register b7 b0 P5D : Port P5 direction register [Address 0B16] b5 : Bit corresponding to port P55 0 : Input mode ②Setting of timer Y mode register Select event counter mode or others D/ 11 TYM : Timer Y mode register [Address 2816] b5, b4 : Timer Y operating mode bits 10: Event counter mode ----- b6 : CNTR1 active edge switch bit 0 : Rising edge active 1 : Falling edge active b7 : Timer Y stop control bit 1 : Count stop : Nothing is allocated ③Set count value (low-order) to timer Y (low-order) (TYL) [Address 2216] ④Set count value (high-order) to timer Y (high-order) (TYH) [Address 2316] <sup>⑤</sup>Set timer Y stop control bit of timer Y mode register to "0" to start counting Fig. 2.3.29 Example of setting registers for using event counter mode

2.3 Timer X and timer Y

#### ■Pulse width HL countinuously measurement mode

Figure 2.3.30 shows an example of setting registers for using the pulse width HL countinuously measurement mode.



Fig. 2.3.30 Example of setting registers for using pulse width HL continuously measurement mode

## 2.3 Timer X and timer Y

### 2.3.5 Application examples

(1) Pulse output mode : Piezoelectric buzzer output

- **Outline :** The rectangular waveform output function of a timer is applied for a piezoelectric buzzer output.
- **Specifications :** •The rectangular waveform which is divided clock f(XIN) = 8 MHz up to about 2 kHz is output from the P54/CNTR0 pin.
  - •The level of the P54/CNTR0 pin fixes to "H" while a piezoelectric buzzer output is stopped.

Figure 2.3.31 shows an example of a peripheral circuit, Figure 2.3.32, a connection of the timer and a setting of the division ratio, Figure 2.3.33, the setting of the related registers, and Figure 2.3.34, the control procedure.



Fig. 2.3.31 Example of peripheral circuit



Fig. 2.3.32 Connection of timer and setting of division ratio

2.3 Timer X and timer Y

| b7 b0<br>XXXX111XXXXX P5D : Port P5 direction register [Address 0B16]                      |
|--------------------------------------------------------------------------------------------|
| b4 : Bit corresponding to port P54<br>1 : Output mode                                      |
| b7 b0<br>1X011XXXXX TXM : Timer X mode register [Address 2716]                             |
| b5, b4 : Timer X operating mode bits<br>0 1 : Pulse output mode                            |
| b7 : Timer X stop control bit<br>1 : Count stop                                            |
| 7C16 TXL : Timer X (low-order) [Address 2016] Note : Write values in the order of          |
| 0016 TXH : Timer X (high-order) [Address 2116] the low-order byte and the high-order byte. |
| Set "division ratio – 1 (124 : 007C16)" in the timer X register                            |
| b7 b0 [XIXIXI1IXIXIX] ICON1 : Interrupt control register 1 [Address 3E16]                  |
| b4 : Timer X interrupt enable bit<br>1 : Interrupt enabled                                 |
|                                                                                            |





## 2.3 Timer X and timer Y

#### (2) Pulse width measurement mode: Ringer signal detection

**Outline :** A telephone ringing pulse\* is detected by applying the timer X interrupt and the pulse width measurement mode.

**Specifications :** •Whether a telephone call exists or not is judged by measuring a pulse width output from the "H" active ringing pulse detection circuit.

•f(XIN) = 8 MHz is used as the count source.

•When the following condition is satisfied, it is regard as normal.

200 ms  $\leq$  pulse width of a ringing pulse < 1.2 s

Figure 2.3.35 shows an example of a peripheral circuit, Figure 2.3.36, the setting of the related registers, Figure 2.3.37, a ringing pulse waveform, Figure 2.3.38, an operation timing when a ringing pulse is input, and Figure 2.3.39, the control procedure.



### Fig. 2.3.35 Example of peripheral circuit

| <ul> <li>P5D : Port P5 direction register [A</li> <li>b4 : Bit corresponding to port P54<br/>0 : Input mode</li> <li>TXM : Timer X mode register [Add<br/>b5, b4 : Timer X operating mode [<br/>11 : Pulse width measuren<br/>b6 : CNTR0 active edge switch bi<br/>0 : •Pulse width measuren<br/>•CNTR0 interrupt (Fall</li> <li>b7 : Timer X stop control bit<br/>1 : Count stop</li> <li>TXL : Timer X (low-order) [Address</li> <li>TXH : Timer X (high-order) [Address</li> <li>1 (24999 : 61A716) " in the timer X</li> </ul> |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

Fig. 2.3.36 Setting of related registers

2.3 Timer X and timer Y



### 2.3 Timer X and timer Y



2.3 Timer X and timer Y

#### (3) Real time port function : Stepping motor drive

**Outline :** A stepping motor is driven by applying a timer X interrupt and the real time port (referred as "RTP") function.

**Specifications :** • The RTP output time is controlled by changing a timer X setting value in a timer X interrupt processing.

• The RTP output pattern to the motor driver by changing data for RTP.

Figure 2.3.40 shows an application connection example when the RTP is used. Figure 2.3.41 shows an RTP output example. Table 2.3.4 and Table 2.3.5 show table examples for it. Figure 2.3.42 shows a timer X interrupt processing procedure example when the RTP is used.



Fig. 2.3.40 Application connection example when RTP is used



Fig. 2.3.41 RTP output example

## 2.3 Timer X and timer Y

### Table 2.3.4 Table example for timer X setting value

| RTP output time | Timer X setting value |
|-----------------|-----------------------|
| <b>T</b> 1      | 2FD016                |
| T2              | 2B7116                |
| T3              | 208116                |
| Τ4              | 186916                |
| T5              | 13C916                |
| T6              | 13A916                |
| <b>T</b> 7      | 122116                |
| T8              | 11C116                |

### Table 2.3.5 Table example for RTP setting value

| RTP output pattern | RTP setting values |         |
|--------------------|--------------------|---------|
|                    | TXM, b2            | TXM, b3 |
| 1                  | 0                  | 0       |
| 2                  | 0                  | 1       |
| 3                  | 1                  | 0       |
| 4                  | 1                  | 1       |



Fig. 2.3.42 Timer X interrupt processing procedure example when RTP is used

#### 2.3.6 Notes on use

Notes on using each mode of the timer X and timer Y are described below.

#### (1) Timer X

- ■Common to all modes
  - •When reading or writing for timer X, be sure to execute for both the timer X (high-order) and the timer X (low-order). When reading a value from the timer X, read it in the order of the timer X (high-order) and the timer X (low-order). When writing a value to the timer X, execute in the order of the timer X (low-order) and the timer X (high-order). If the following operations are performed for the timer X, abnormal operation will occur.
    - •Write operation before execution of timer X (low-order) reading
    - •Read operation before execution of timer X (high-order) writing
  - •In writing for the latch only (timer X write control bit = "1"), if writing timing for the high-order latch is almost same as the underflow timing, a normal value may not be set in the high-order counter.

#### ■Pulse output mode

- •In the pulse output mode, set the bit 4 (corresponding to the P54/CNTR0) of the port P5 direction register (address 000B16) to "1" (output mode).
- •When the bit 4 (corresponding to the P54/CNTR0) of the port P5 register (address 000A16) in the pulse output mode is read, the value of the port register are not read out but the output value of the pin is read out.

#### Event counter mode

•When using the event counter mode, set the bit 4 (corresponding to the P54/CNTR0) of the port P5 direction register (address 000B16) to "0" (input mode).

The maximum input frequency in the event counter mode is:

| 4 MHz (250 ns)    | at VCC = 4.0 V to 5.5 V                                             |
|-------------------|---------------------------------------------------------------------|
| (2 X Vcc) - 4 MHz | $\left(\frac{500}{Vcc-2} \text{ ns}\right)$ at Vcc = 2.5 V to 4.0 V |

The minimum "H" pulse width is:

| 105 ns                                | at Vcc = 4.0 V to 5.5 V |
|---------------------------------------|-------------------------|
| $(\frac{250}{Vcc-2} - 20 \text{ ns})$ | at Vcc = 2.5 V to 4.0 V |
| The minimum "I" pulse in              |                         |

The minimum "L" pulse is:

| 105 ns | at Vcc = 4.0 V to 5.5 V |
|--------|-------------------------|
|        | at Vcc = 2.5 V to 4.0 V |

Pulse width measurement mode

- In the pulse width measurement mode, set the bit 4 (corresponding to P54/CNTR0) of the port P5 direction register (address 000B16) to "0" (input mode).
- In reading the value of the P54/CNTR0 pin as an input pin, the value is "1" at "H" level input or "0" at "L" level input regardless of the value of the CNTR0 active edge switch bit.
- •Setting the CNTRo active edge switch bit effects on the active edge of an interrupt. Consequently, a CNTRo interrupt request may be caused by setting the CNTRo active edge switch bit.

As a countermeasure against the above, switch the active edge after disabling the CNTR<sub>0</sub> interrupt, then set the CNTR<sub>0</sub> interrupt request bit to "0."

| • <u>The minimum "H" pulse width in the pulse</u> | width measurement mode is: |
|---------------------------------------------------|----------------------------|
| 105 ns                                            | at Vcc = 4.0 V to 5.5 V    |
| ( <u>250</u><br>Vcc - 2 - 20 ns)                  | at Vcc = 2.5 V to 4.0 V    |
| The minimum "L" pulse is:                         |                            |
| 105 ns                                            | at Vcc = 4.0 V to 5.5 V    |
| ( <u>250</u> - 20 ns)                             | at Vcc = 2.5 V to 4.0 V    |

## 2.3 Timer X and timer Y

### ■Real time port function

•After reset release, the port P5 direction register is set for the input mode, so the pins P50–P57 function as ordinary I/O ports. For the pin to be used as RTP, be sure to set the corresponding bits of the port P5 direction register for the output mode.

- •For a pin used as RTP, do not change this port for the input mode during real time port operation.
- •Change RTP output data as required, for example, by using a timer X interrupt.

### (2) Timer Y

Common to all modes

•When reading or writing for timer Y, be sure to execute for both the timer Y (high-order) and the timer Y (low-order). When reading a value from the timer Y, read it in the order of the timer Y (high-order) and the timer Y (low-order). When writing a value to the timer Y, execute in the order of the timer Y (low-order) and the timer Y (high-order). If the following operations are performed for the timer Y, abnormal operation will occur.

- •Write operation before execution of timer Y (low-order) reading
- •Read operation before execution of timer Y (high-order) writing

#### ■Period measurement mode

In the period measurement mode, set the bit 5 (corresponding to the P55/CNTR1) of the port P5 direction register (address 000B16) to "0" (input mode).

•Setting the CNTR1 active edge switch bit effects on the active edge of an interrupt. Consequently, the CNTR1 interrupt request may be caused by setting the CNTR1 active edge switch bit.

As a countermeasure, switch the active edge after disabling the CNTR1 interrupt, then set the CNTR1 interrupt request bit to "0."

•The maximum input frequency in the period measurement mode is:

4 MHz (250 ns) .....at Vcc = 4.0 V to 5.5 V (2 X Vcc) - 4 MHz  $(\frac{500}{Vcc - 2} \text{ ns})$  .....at Vcc = 2.5 V to 4.0 V

The minimum "H" pulse width is:

| 105 ns                                |                         |
|---------------------------------------|-------------------------|
| $(\frac{250}{Vcc-2} - 20 \text{ ns})$ | at Vcc = 2.5 V to 4.0 V |

The minimum "L" pulse is:

| 105 ns                   |     | at Vc | C = 4.0 | V to 5.5 V |
|--------------------------|-----|-------|---------|------------|
| $(\frac{250}{Vcc-2}-20)$ | ns) | at Vc | C = 2.5 | V to 4.0 V |

Event counter mode

- ●In the event counter mode, set the bit 5 (corresponding to the P55/CNTR1) of the port P5 direction register (address 000B16) to "0" (input mode).
- •Setting the CNTR1 active edge switch bit, the active edge of an interrupt is also affected. Consequently, a CNTR1 interrupt request may be caused by setting the CNTR1 active edge switch bit.
- •The maximum input frequency in the event counter mode is:

4 MHz (250 ns) ..... at Vcc = 4.0 V to 5.5 V

$$(2 \times Vcc) - 4 \text{ MHz}$$
  $(\frac{500}{Vcc - 2} \text{ ns}) \dots \text{ at } Vcc = 2.5 \text{ V to } 4.0 \text{ V}$ 

The minimum "H" pulse width is:

| 105 ns                                | at Vcc = 4.0 V to 5.5 V |
|---------------------------------------|-------------------------|
| $(\frac{250}{Vcc-2} - 20 \text{ ns})$ | at Vcc = 2.5 V to 4.0 V |

2.3 Timer X and timer Y

### 2.4 Timer 1, timer 2, and timer 3

## 2.4 Timer 1, timer 2, and timer 3

### 2.4.1 Explanation of operations

Timer 1 to timer 3 are 8-bit timers that operate in the timer mode. The timer mode is a count-down system, so the value of the counter is decremented each time a count source is input. When the counter underflows, an interrupt request occurs.

The timer 2 can also output a pulse whose polarity is reversed at each underflow.

### (1) Timer mode

Operation of the timers 1 to 3 in the timer mode are described below.

①Start of count operation

A count operation is automatically started after reset release.

The value of the counter is decremented by 1 each time a count source is input.

②Reload operation

The counter underflows at the first count pulse after the value of the counter reaches "0016." At this time, the value of the corresponding timer latch is transferred (reloaded) to the counter. ③Interrupt operation

An interrupt request occurs at the counter underflow. At the same time, the corresponding interrupt request bit is set to "1." The occurrence of each interrupt is controlled by the interrupt enable bit. The acceptance of the interrupt request causes the interrupt request bit which has been set to "1" to be automatically cleared to "0." It can also be cleared to "0" by software. An interrupt request occurs each time the counter underflows. In other words, an interrupt request occurs every "the counter initial value + 1" count of the rising edge of the count source.

Figure 2.4.1 shows a timer mode operation example.

2.4 Timer 1, timer 2, and timer 3



Fig. 2.4.1 Timer mode operation example

## 2.4 Timer 1, timer 2, and timer 3

### (2) Rewriting the value of the counter and the latch

When data is written to the timer, the values of the counter and the latch are rewritten. For rewriting the values of the counters and the latches corresponding to each timer is described below.

### ■Timer 1 and timer 3

By writing a value to the timer, the value is set simultaneously in both the counter and the latch. Accordingly, the counter period, when a value is written to the timer during counting, becomes inaccurate. Figure 2.4.2 shows an rewriting example of the counter and the latch corresponding to the timers 1 or 3.



Fig. 2.4.2 Rewriting example of counter and latch corresponding to timers 1 or 3

### 2.4 Timer 1, timer 2, and timer 3

■Timer 2

The write operation to the timer 2 counter is controlled by the timer 2 write control bit (bit 2 at address 002916).

(bit 2 = "0")

As the write operation is the same as that to the timer 1 and the timer 3, refer to the previous section, "**Timer 1 and timer 3**."

(bit 2 = "1")

When a value is written to the timer 2, the value is set in the timer 2 latch only. The rewritten value is reloaded onto the timer 2 counter at the first underflow after rewriting.

Figure 2.4.3 shows an rewriting example of the timer 2 counter and the timer 2 latch.



Fig. 2.4.3 Rewriting example of timer 2 counter and timer 2 latch (Writing in timer 2 latch only)

## 2.4 Timer 1, timer 2, and timer 3

### (3) Pulse output by timer 2

The timer 2 can output a pulse whose polarity is reversed at each the timer 2 counter underflow. Figure 2.4.4 shows a pulse output example.

From the moment that the TOUT output control bit is set to "1," pulses are output from the P56/TOUT output pin. The polarity is reversed every the timer 2 counter underflow.

To output pulses, set bit 6 of the port P5 direction register for the output mode by setting it to "1."



Fig. 2.4.4 Pulse output example

2.4 Timer 1, timer 2, and timer 3

### 2.4.2 Related registers

Figure 2.4.5 shows memory allocation of timer-related registers. Each of these registers is described below.

| Addagaa |                                         |
|---------|-----------------------------------------|
| Address |                                         |
| 002416  | Timer 1 (T1)                            |
| 002516  | Timer 2 (T2)                            |
| 002616  | Timer 3 (T3)                            |
| \$      | ÷                                       |
| 002916  | Timer 123 mode register (T123M)         |
| \$      | ž v v v v v v v v v v v v v v v v v v v |
| 003C16  | Interrupt request register 1 (IREQ1)    |
| 003D16  | Interrupt request register 2 (IREQ2)    |
| 003E16  | Interrupt control register 1 (ICON1)    |
| 003F16  | Interrupt control register 2 (ICON2)    |
|         | an                                      |

Fig. 2.4.5 Memory allocation of timer-related registers

## 2.4 Timer 1, timer 2, and timer 3

#### (1) Timer latches and timer counters (corresponding to timers 1 to 3)

The latches and the counters each consist of 8 bits and are allocated at the same address for each timer.

To access a latch and a counter, access the corresponding timer. When the timer is read out, the value of the counter (count value) is read out.

#### ■Latch

The latch is a register which holds the value to be transferred (reloaded) automatically to the counter as the initial value of the counter at the counter underflow. It is impossible to read out the value of the latch. Figure 2.4.6 the structure of the latches.

For the rewrite operation of the value of the latch, refer to "2.4.1 Explanation of operations, (2) Rewriting the value of the counter and the latch."



2.4 Timer 1, timer 2, and timer 3

#### ■Counters

The counters count the count source<sup>\*1</sup>. Figure 2.4.7 shows the structure of the timer counters. The value of the counter is decremented by 1 each time a count source is input. The division ratio of the counters is represented by the following expression.

Division ratio of the counter =  $\frac{1}{\text{the counter initial value + 1}}$ 

When the timer is read out, the value of the counter (count value) is read out. For the rewriting operation for the value of the counter, refer to "2.4.1 Explanation of operations, (2) Rewriting the value of the counter and the latch."

\*1: For count source selection, refer to "2.4.2 Related registers, (2) Timer 123 mode register."





## 2.4 Timer 1, timer 2, and timer 3

### (2) Timer 123 mode register (T123M)

The timer 123 mode register (address 002916) consists of TOUT output control bit, the count source selection bits, and others. Figure 2.4.8 shows the structure of the timer 123 mode register. Each bit is described below.



Fig. 2.4.8 Structure of timer 123 mode register

### 2.4 Timer 1, timer 2, and timer 3

■Tout output active edge switch bit (bit 0)

The TOUT output active edge switch bit selects an initial level of the TOUT output.

When bit 0 is "0," the output pulse from the P56/TOUT pin is started at the "H" level.

- When bit 0 is "1," the output pulse from the P56/TOUT pin is started at the "L" level.
- ■Tout output control bit (bit 1)

The TOUT output control bit controls the TOUT output.

When bit 1 is "0," the TOUT output is disabled.

When bit 1 is "1," the TOUT output is enabled.

Timer 2 write control bit (bit 2)

The timer 2 write control bit controls writing to the timer 2.

When bit 2 is "0," a simultaneous write operation to both the timer 2 latch and the timer 2 counter is set.

When a value is written to the timer 2, the value is set into both the timer 2 latch and the timer 2 counter at the same time.

When bit 2 is "1," a write operation to the latch only is set.

When a value is written into the timer 2, the value is set into the timer 2 latch only.

When a value is written into the timer 2 latch only, this rewritten value is transferred to the timer 2 counter at the first timer 2 counter underflow after rewriting.

■Timer 2 count source selection bit (bit 3)

The timer 2 count source selection bit selects a count source of the timer 2. Table 2.4.1 shows the relation between the timer 2 count source selection bit and count sources.

### Table 2.4.1 Relation between timer 2 count source selection bit and count sources

| bit 3 | Timer 2 count source                      |
|-------|-------------------------------------------|
| 0     | Timer 1 underflow                         |
| 1     | f(XIN)/16 (In low speed mode; f(XCIN)/16) |

Timer 3 count source selection bit (bit 4)

The timer 3 count source selection bit selects a count source of the timer 3. Table 2.4.2 shows the relation between the timer 3 count source selection bit and count sources.

#### Table 2.4.2 Relation between timer 3 count source selection bit and count sources

| bit 4 | Timer 3 count source                      |
|-------|-------------------------------------------|
| 0     | Timer 1 underflow                         |
| 1     | f(XIN)/16 (In low speed mode; f(XCIN)/16) |

■Timer 1 count source selection bit (bit 5)

The timer 1 count source selection bit selects a count source of the timer 1. Table 2.4.3 shows the relation between the timer 1 count source selection bit and count sources.

#### Table 2.4.3 Relation between timer 1 count source selection bit and count sources

| bit 5 | Timer 1 count source                      | Count source examples |                      |  |  |
|-------|-------------------------------------------|-----------------------|----------------------|--|--|
| DIL D |                                           | f(XIN) = 8 MHz        | f(XCIN) = 32.768 kHz |  |  |
| 0     | f(XIN)/16 (In low speed mode; f(XCIN)/16) | 500 kHz               | 2.048 kHz            |  |  |
| 1     | f(XCIN)                                   | —                     | 32.768 kHz           |  |  |

## 2.4 Timer 1, timer 2, and timer 3

### (3) Interrupt request register 1 (IREQ1) and interrupt request register 2 (IREQ2)

The interrupt request register 1 (address 003C16) and the interrupt request register 2 (address 003D16) indicate whether an interrupt request has occured or not.

Figure 2.4.9 shows the structure of the interrupt request register 1 and Figure 2.4.10 shows the structure of the interrupt request register 2.

The occurrence of an interrupt request causes the corresponding bit to be set to "1." This interrupt request bit is automatically cleared to "0" by the acceptance of the interrupt request.

The interrupt request bit can be cleared to "0" by software, but it cannot be set to "1" by software. The occurrence of each interrupt is controlled by the interrupt enable bit (refer to the next item).

For details of interrupts, refer to "2.2 Interrupts."



Fig. 2.4.9 Structure of interrupt request register 1

2.4 Timer 1, timer 2, and timer 3



Fig. 2.4.10 Structure of interrupt request register 2

E01-1

## 2.4 Timer 1, timer 2, and timer 3

### (4) Interrupt control register 1 (ICON1) and interrupt control register 2 (ICON2)

The interrupt control register 1 (address 003E16) and the interruot contorol register 2 (address 003F16) control each interrupt request source.

Figure 2.4.11 shows the structure of the interrupt control register 1 and Figure 2.4.12 shows the structure of the interrupt control register 2.

When an interrupt enable bit is "0," the corresponding interrupt request is disabled. If an interrupt request occurs when this bit is "0," the corresponding interrupt request bit only is set to "1," and the interrupt request is not accepted.

When the interrupt enable bit is "1," the corresponding interrupt request is enabled. If an interrupt request occurs when this bit is "1," the interrupt request is accepted (interrupt disable flag = "0"). Each interrupt enable bit can be set to "0" or "1" by software.

For details of interrupts, refer to "2.2 Interrupts."

| Interrupt control registe | er 1 |                                             |                                                   |          |   |   |
|---------------------------|------|---------------------------------------------|---------------------------------------------------|----------|---|---|
| b7b6b5b4b3b2b1b0          | Ir   | nterrupt control register                   | I (ICON1) [Address 3E                             | 16]      |   |   |
|                           | В    | Name                                        | Functions                                         | At reset | R | W |
|                           | 0    | INTo interrupt enable bit                   | 0 : Interrupts disabled<br>1 : Interrupts enabled | 0        | 0 | 0 |
|                           | 1    | INT1 interrupt enable bit                   | 0 : Interrupts disabled<br>1 : Interrupts enabled | 0        | 0 | 0 |
|                           | 2    | Serial I/O receive interrupt enable bit     | 0 : Interrupts disabled<br>1 : Interrupts enabled | 0        | 0 | 0 |
|                           | 3    | Serial I/O transmit<br>interrupt enable bit | 0 : Interrupts disabled<br>1 : Interrupts enabled | 0        | 0 | 0 |
|                           | 4    | Timer X interrupt<br>enable bit             | 0 : Interrupts disabled<br>1 : Interrupts enabled | 0        | 0 | 0 |
|                           | 5    | Timer Y interrupt<br>enable bit             | 0 : Interrupts disabled<br>1 : Interrupts enabled | 0        | 0 | 0 |
|                           | 6    | Timer 2 interrupt<br>enable bit             | 0 : Interrupts disabled<br>1 : Interrupts enabled | 0        | 0 | 0 |
|                           | 7    | Timer 3 interrupt<br>enable bit             | 0 : Interrupts disabled<br>1 : Interrupts enabled | 0        | 0 | 0 |

Fig. 2.4.11 Structure of interrupt control register 1

2.4 Timer 1, timer 2, and timer 3



Fig. 2.4.12 Structure of interrupt control register 2

## 2.4 Timer 1, timer 2, and timer 3

### 2.4.3 Register setting example

Figure 2.4.13 shows an example of setting registers for timers 1, 2, and 3.



Fig. 2.4.13 Example of setting registers for timers 1, 2, and 3

#### 2.4.4 Application example

Timer mode: Clock function (measurement of one second)

**Outline:** The input clock is divided by timer, with a timer 1 interrupt caused every 0.4 ms, 1 second is counted. Thus, the clock is counted up every second.

**Specification:** •Division of f(XCIN) = 32 kHz by timer 1 causes an interrupt.

•The counter value counted by the timer 1 interrupt is checked in the main routine. If 1 second has elapsed, the clock counts up.

Figure 2.4.14 shows the setting of the related registers and Figure 2.4.15 shows the control procedure.



Fig. 2.4.14 Setting of related registers

## 2.4 Timer 1, timer 2, and timer 3



Fig. 2.4.15 Control procedure

#### 2.4.5 Notes on use

#### (1) Notes on using timer 1 to timer 3

When the count sources of timers 1 to 3 are switched, a short pulse occurs in counted input signals, so the timer count value may change greatly.

- When the timer 1 output is selected as a count source of timer 2 or timer 3, a short pulse occurs in the output signal at writing value into the timer 1, so the count value of the timer 2 or timer 3 may change greatly.
- For the above reasons, set values in the order of timer 1, timer 2, and timer 3 after setting their count sources.

#### (2) Timer 2 write control

When writing to the latch only is selected, the value written into the timer 2 (address 002516) is written only in the latch for reloading. This rewritten value is transferred to the timer 2 counter at the first underflow after rewriting.

Usually, a value is written in both the latch and the counter at the same time. That is, when a value is written to timer, it is set in both the latch and the counter.

#### (3) Timer 2 output control

In the timer 2 (TOUT) output enable state, a signal whose polarity is reversed each time the timer 2 counter underflows is output from the TOUT pin. In this case, set the port P56 (this is used as the TOUT pin) for the output mode.

## 2.5 Serial I/O

## 2.5 Serial I/O

### 2.5.1 Explanation of operations

As a serial I/O1, it is possible to select either the clock synchronous serial I/O mode or the clock asynchronous serial I/O (UART) mode. This section describes operations in both the clock synchronous mode and the clock asynchronous (UART) mode. When serial I/O is actually used, refer to "2.5.4 Register setting example."

### (1) Clock synchronous serial I/O mode

In the clock synchronous mode, 8 shift clocks generated in the clock control circuit are used as synchronizing clocks for transfer. In synchronization with these shift clocks, the transmit operation on the transmitter and the receive operation on the receiver are simultaneously executed.

The transmitter transmits each 1-bit data from the P45/TxD pin in synchronization with the falling of the shift clocks.

The receiver receives each 1-bit data from the P44/RxD pin in synchronization with the rising of the shift clocks.

Figure 2.5.1 shows an external connection example in the clock synchronous mode.



Fig. 2.5.1 External connection example in clock synchronous mode

2.5 Serial I/O

### ■Shift clock

Ordinarily, when clock synchronous transfer is performed between microcomputers, an internal clock is selected for one of them, and it outputs 8 shift clocks generated by a start of transmit operation from the P46/SCLK pin. An external clock is selected for the other microcomputer, and it uses the clock input from the P46/SCLK pin as a shift clock. Figure 2.5.2 shows a shift clock.



Fig. 2.5.2 Shift clock

## 2.5 Serial I/O

#### ■Data transfer rate (baud rate)

When an internal clock is used, the data transfer rate (baud rate), which is a shift clock frequency in the clock synchronous mode, is determined by baud rate generator (BRG). When the BRG count source selection bit (bit 0) of the serial I/O control register (address 001A16) is "0," XIN pin input clock is input to the BRG, when this bit is "1," XIN pin input clock divided by 4 is input to the BRG. The expression for baud rate is shown below.

| ●When selecting an internal clock (Using BRG)                                                     | <br>     |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
| Baud rate = $\frac{X_{IN} \text{ pin input}}{Division ratio *1 X (BRG setting value *2 + 1) X 4}$ |          |  |  |  |  |  |
| [bps] Division ratio * X (BRG setting                                                             |          |  |  |  |  |  |
| *1 Division ratio; Select "1," or "4"                                                             |          |  |  |  |  |  |
| *2 BRG setting value; 0 to 255 (0016 to                                                           | FF16)    |  |  |  |  |  |
| <ul> <li>When selecting an external clock</li> </ul>                                              | ed.      |  |  |  |  |  |
| Baud rate = Frequency of input clock to P46/<br>[bps]                                             | SCLK pin |  |  |  |  |  |
|                                                                                                   |          |  |  |  |  |  |

2.5 Serial I/O

- Transmit operation in the clock synchronous mode Transmit operation in the clock synchronous mode is described below.
  - •Start of transmit operation

A transmit operation is started by writing transmit data into the transmit buffer register (address 001816) in the transmit enable state.\*1

- •Transmit operation
- ①By writing transmit data into the transmit buffer register, the transmit buffer empty flag (bit 0) of the serial I/O status register (address 001916) is cleared to "0."
- The transmit data written in the transmit buffer register is transferred to the transmit shift register.\*2
- ③When a data transfer from the transmit buffer register to the transmit shift register is completed, the transmit buffer empty flag is set to "1."\*3
- The transmit data transferred to the transmit shift register is output from the P45/TxD pin in synchronization with the falling of the shift clocks.
- ⑤The data is output from the least significant bit of the transmit shift register. Each time 1bit data is output, the data of the transmit shift register is shifted by 1 bit toward the least significant bit.
- \*1: Initialization of register or others for a transmit operation. Refer to "2.5.4 Register setting example."
- \*2: When the transmit interrupt source selection bit (bit 3) of the serial I/O control register (address 001A16) is set to "0," a serial I/O transmit interrupt request occurs immediately after transfer in <sup>(2)</sup>. When this bit is set to "1," a transmit interrupt request occurs at the time of <sup>(7)</sup>.



\*3: While the transmit buffer empty flag is "1," it is possible to write the next transmit data into the transmit/receive buffer register.

## 2.5 Serial I/O

- ⑥At the time when a transmit shift operation starts, the transmit shift register shift completion flag (bit 2) of the serial I/O status register is cleared to "0." \*4
- ⑦At the time when the transmit shift operation completes, the transmit shift register shift completion flag is set to "1." \*2 \*4



\*4: When an internal clock is used as a synchronizing clock, supplying the shift clock to the transmit shift register stops automatically at the completion of 8-bit transmission. However, when the next transmit data is written to the transmit buffer register while the transmit shift register shift completion flag is "0," supplying the shift clock is continued.



Fig. 2.5.3 Transmit operation in clock synchronous mode

2.5 Serial I/O



Fig. 2.5.4 Transmit timing example in clock synchronous mode

### 2.5 Serial I/O

- ■Receive operation in the clock synchronous mode Receive operation in the clock synchronous mode is described below.
  - •Start of receive operation
    - A receive operation is started by writing the following data into the receive buffer register (address 001816) in the receive enable state.\*1
    - •Transmit data in the full duplex data transfer mode
    - •Arbitrary dummy data in the half duplex data transfer mode
  - •Receive operation
  - ①Each 1-bit data is read into the receive shift register from the P44/RxD pin in synchronization with the rising of the shift clocks.
  - <sup>(2)</sup>The data enters first into the most significant bit of the receive shift register. Each time 1bit data is received, the data of the receive shift register is shifted by 1 bit toward the least significant bit.
  - ③When 1-byte data has been input into the receive shift register, the data of the receive shift register is transferred to the receive buffer register (address 001816).\*2
  - When a data transfer to the receive buffer register is completed, the receive buffer full flag (bit 1) of the serial I/O status register (address 001916) is set to "1,"\*<sup>3</sup> a serial I/O receive interrupt request occurs.
  - \*1: Initialization of register or others for a receive operation. Refer to "2.5.4 Register setting example."



- \*2: When data remains without reading out the data of the receive buffer register (the receive buffer full flag is "1") and yet all the receive data has been input to the receive shift register, the overrun error flag of the serial I/O status register is set to "1." At this time, the data of the receive shift register is not transferred to the receive buffer register, but the former data of the receive buffer register is held.
- \*3: The receive buffer full flag is cleared to "0" by reading out the receive buffer register.

2.5 Serial I/O



Fig. 2.5.5 Receive operation in clock synchronous mode



Fig. 2.5.6 Receive timing example in clock synchronous mode

## 2.5 Serial I/O

Transmit/receive timing example in the clock synchronous mode

Figure 2.5.7 shows a data transmit/receive timing example in the clock synchronous mode.



Fig. 2.5.7 Transmit/receive timing example in clock synchronous mode

2.5 Serial I/O

### (2) Clock asynchronous serial I/O (UART) mode

As the clock asynchronous mode (UART mode), data is transmitted and received in asynchronous form unifying the data transfer rate and the transfer data format between the transmitter and the receiver.

Figure 2.5.8 shows an external connection example in the UART mode.



Fig. 2.5.8 External connection example in UART mode

## 2.5 Serial I/O

### Data transfer rate (baud rate)

When an internal clock is used, the data transfer rate (baud rate), which is a shift clock frequency in the UART mode, is determined by baud rate generator (BRG). When the BRG count source selection bit (bit 0) of the serial I/O control register (address 001A16) is "0," XIN pin input clock is input to the BRG, when this bit is "0," XIN pin input clock divided by 4 is input to the BRG. The expression for baud rate is shown below.

| ●When selecting an                | internal clock (Using BRG)                                                                |
|-----------------------------------|-------------------------------------------------------------------------------------------|
| <br>  Baud rate =<br>  [bps]      | XIN pin input       I         Division ratio *1 X (BRG setting value *2 + 1) X 16       I |
| ¦ ∦1 Div                          | ision ratio; Select "1," or "4"                                                           |
|                                   | G setting value; 0 to 255 (0016 to FF16)                                                  |
| <br> <br>  ●When selecting an<br> | n external clock                                                                          |
| Baud rate =<br>[bps]              | Frequency of input clock to P46/SCLK pin<br>16                                            |
| L                                 |                                                                                           |

| Table 2.5.1 | Baud rate | selection  | table | (reference        | value  | s)       |
|-------------|-----------|------------|-------|-------------------|--------|----------|
|             | Duud Tuto | 3010011011 | labic | (i ci ci ci ci co | varac. | <b>J</b> |

| Baud rat                  | es [bps]             | BRG count source | BRG setting value |  |  |
|---------------------------|----------------------|------------------|-------------------|--|--|
| At XIN input = 4.9152 MHz | At XIN input = 8 MHz | BIG Count source |                   |  |  |
| 300                       | 488.28125            | XIN input/4      | 255 (FF16)        |  |  |
| 600                       | 976.5625             | XIN input/4      | 127 (7F16)        |  |  |
| 1200                      | 1953.125             | XIN input/4      | 63 (3F16)         |  |  |
| 2400                      | 3906.25              | XIN input/4      | 31 (1F16)         |  |  |
| 4800                      | 7812.5               | XIN input/4      | 15 (0F16)         |  |  |
| 9600                      | 15625                | XIN input/4      | 7 (0716)          |  |  |
| 19200                     | 31250                | XIN input/4      | 3 (0316)          |  |  |
| 38400                     | 62500                | XIN input/4      | 1 (0116)          |  |  |
| 76800                     | 125000               | XIN input/4      | 0 (0016)          |  |  |
| 153600                    | 250000               | XIN input        | 1 (0116)          |  |  |
| 307200                    | 500000               | XIN input        | 0 (0016)          |  |  |

2.5 Serial I/O

### ■Transfer data format

Data transfer format is set by the UART control register (address 001B16). Figure 2.5.9 shows a transfer data format in the UART mode, Table 2.5.2, the each bit function of UART transmit data, Figure 2.5.10, all transfer data formats in the UART mode.



Fig. 2.5.9 Transfer data format in UART mode

### Table 2.5.2 Each bit function of UART transmit data

| Bit          | Functions                                                                                      |
|--------------|------------------------------------------------------------------------------------------------|
| ST           | Indicates a start of data transmission. A "L" signal for one bit is added just before transmit |
| (Start bit)  | data.                                                                                          |
| DATA         | Indicates the transmit data written in the transmit buffer register, "02" data is a "L" signal |
| (Data bit)   | and "12" data is a "H" signal. These bits are called as character bits.                        |
| PA           | To improve the reliability of data, this bit is added just after the last data bit. The value  |
| (Parity bit) | of this bit changes in accordance with the value of the parity selection bit so that the       |
|              | number of "1" in the transmit/receive data (including the parity bit) can always be an even    |
|              | or an odd number.                                                                              |
| SP           | Indicates an completion of data transmission. This bit is added just after the last data bit   |
| (Stop bit)   | (or just after a parity bit in the parity checking enabled). As a stop bit, a "H" signal for 1 |
|              | bit or 2 bits is output.                                                                       |

## 2.5 Serial I/O



Fig. 2.5.10 All transfer data formats in UART mode

■Transmit operation in the UART mode

Transmit operation in the UART mode is described below.

•Start of transmit operation

A transmit operation is started by writing transmit data into the transmit buffer register (address 001816) in the transmit enable state.\*1

- Transmit operation
- ①By writing transmit data into the transmit buffer register, the transmit buffer empty flag (bit 0) of the serial I/O status register (address 001916) is cleared to "0."
- The transmit data written in the transmit buffer register is transferred to the transmit shift register.\*2
- ③When a data transfer from the transmit buffer register to the transmit shift register is completed, the transmit buffer empty flag is set to "1."\*3
- The transmit data transferred to the transmit shift register is output from the P45/TxD pin in synchronization with the falling of the shift clock, beginning with the start bit. A start bit, a parity bit and a stop bit are automatically generated and output in accordance with the contents set in the UART control register.
- <sup>(5)</sup>The data is output from the least significant bit of the transmit shift register. Each time 1bit data is output, the data of the transmit shift register is shifted by 1 bit toward the least significant bit.
- \*1: Initialization of register or others for a transmit operation. Refer to "2.5.4 Register setting example."



- \*2: When the transmit interrupt source selection bit (bit 3) of the serial I/O control register (address 001A16) is set to "0," a serial I/O transmit interrupt request occurs immediately after transfer in ②. When this bit is set to "1," a transmit interrupt request occurs at the time of ⑦.
- \*3: While the transmit buffer empty flag is "1," it is possible to write the next transmit data into the transmit/receive buffer register.

## 2.5 Serial I/O

- ⑥At the time when a transmit shift operation starts, the transmit shift register shift completion flag (bit 2) of the serial I/O status register is cleared to "0." \*4
- ⑦After the lapse of a 1/2 period \*5 of the shift clock from a transmission start of stop bit, the transmit shift register shift completion flag is set to "1." \*2 \*4



\*4: When an internal clock is used as a synchronizing clock, supplying the shift clock to the transmit shift register stops auto-

matically at the completion of 8-bit transmission. However, when the next transmit data is written to the transmit buffer register while the transmit shift register shift completion flag is "0," supplying the shift clock is continued.

\*5: In the case of 2 stop bits, after the lapse of a 1/2 period of the shift clock from a start of the second stop bit transmission.



Fig. 2.5.11 Transmit timing example in UART mode

Receive operation in the UART mode Receive operation in the UART mode is described below.

•Start of receive operation

In the receive enable state,<sup>\*1</sup> set the receive enable bit (bit 5) of the serial I/O control register (address 001A<sub>16</sub>) into the enabled state ("1"). With this operation, a start bit is detected and a receive operation of serial data is started.

•Receive operation

With the lapse of a 1/2 period of the shift clock from detection of the falling of the P44/ RxD pin input, the P44/RxD pin level is checked. When it is "L" level, the bit is judged as a start bit.

When it is "H" level, the bit is judged as noise, so the receive operation is stopped, being put into wait status for a start bit again.

- ②Each 1-bit data is read into the receive shift register from the P44/RxD pin in synchronization with the rising of the shift clocks.
- ③The data after the detection of the start bit enters first into the most significant bit of the receive shift register. Each time 1-bit data is received, the data of the receive shift register is shifted by 1 bit toward the least significant bit.
- When a specified number of bits has been input into the receive shift register, the data of the receive shift register are transferred to the receive buffer register (address 001816).\*2\*3



- \*1: Initialization of register or others for a receive operation. Refer to "2.5.4 Register setting example."
- \*2: When the data bit length is 7 bits, bits 0 to 6 of the receive buffer register are receive data, and bit 7 (MSB) is cleared to "0."
- \*3: When data remains without reading out the data of the receive buffer register (the receive buffer full flag is "1") and yet all the receive data has been input to the receive shift register, the overrun error flag of the serial I/O status register is set to "1." At this time, the data of the receive shift register is not transferred to the receive buffer register, but the former data of the receive buffer register is held.

## 2.5 Serial I/O

- ⑤After the lapse of a 1/2 period of the shift clock from a reception start of stop bit, the receive buffer full flag (bit 1) of the serial I/O status register is set to "1." And a serial I/O receive interrupt request occurs.
- ⑥Error flag detection is performed concurrently with the occurrence of a serial I/O receive interrupt request.
- \*4: The receive buffer full flag is cleared to "0" by reading out the receive buffer register.





Fig. 2.5.12 Receive timing example in UART mode

### (3) Processing upon occurrence of errors

Parity error, framing error, or summing error

When a parity error, a framing error, or a summing error occurs, the flag corresponding to each error in the serial I/O status register is set to "1." These flags are not cleared to "0" automatically, so set them to "0" by software.

These flags are set to "0" by one of the following operations.

•Set the receive enable bit to "0"

•Write data (arbitrary) into the serial I/O status register

### ■Overrun error

An overrun error occurs when data is already input in the receive buffer register and yet all data is input in the receive shift register.

If an overrun error occurs, the data of the receive shift register is not transferred and the data of the receive buffer register is held. At this time, even if the data of the receive buffer register is read out, the data of the receive shift register is not transferred.

Consequently, the data of the receive shift register becomes unreadable, so that the receive data becomes invalid.

If an overrun error occurs, after set the overrun error flag of the serial I/O status register to "0," perform a receive operation again.

The overrun error flag is set to "0" by one of the following operations.

- •Set the serial I/O enable bit to "0"
- •Set the receive enable bit to "0"
- •Write data (arbitrary) into the serial I/O status register

2.5 Serial I/O

### 2.5.2 Pins

The serial I/O uses 4 pins, namely, pins for data transmit, data receive, shift clock transmit/receive, and receive enable signal output. All these pins are also used as port P4 and switched their functions by the serial I/O enable bit (bit 7) and  $\overline{SRDY}$  output enable bit (bit 2) of the serial I/O control register (address 001A16).

The function of each pin is described below.

### (1) Data transmit pin [TxD]

This pin outputs each bit of transmit data and is used as port P45.

When the serial I/O enable bit of the serial I/O control register is set to "1," this pin functions as a serial I/O data output pin.

#### (2) Data receive pin [RxD]

This pin inputs each bit of receive data and is used as port P44.

When the serial I/O enable bit of the serial I/O control register is set to "1," this pin functions as a serial I/O data input pin.

#### (3) Shift clock transmit/receive pin [SCLK]

#### ■Clock synchronous mode

This pin inputs (receives from the outside) or outputs (supplies to the outside) a shift clock used for transmission and reception.

When the serial I/O synchronization clock selection bit (bit 1) of the serial I/O control register is set to "0" (use of internal clock), a shift clock is output to the outside. When this bit is set to "1" (use of external clock), a shift clock is input from the outside.

#### ■UART mode

When the serial I/O synchronization clock selection bit (bit 1) of the serial I/O control register is set to "1" (use of external clock), a shift clock is supplied from the outside. When this bit is set to "0" (use of internal clock), this pin does not function.

### (4) Receive enable signal output pin [SRDY]

This pin notifies the outside of the receive enable state in the clock synchronous mode. This pin does not function in the UART mode.

•The SRDY output enable bit (bit 2) of the serial I/O control register is set to "1."

•The transmit enable bit (bit 4) of the serial I/O control register is set to "1."

When the above two conditions are satisfied, the pin level changes from "H" to "L" at the timing which data is written into the receive buffer register, notifying the outside of the receive enable state.

## 2.5 Serial I/O

### 2.5.3 Related registers

Figure 2.5.13 shows the memory allocation of serial I/O-related registers. They are the transmit/receive buffer register, serial I/O status register, serial I/O control register, and UART control register.

### (1) Transmit/receive buffer register (TB/RB)

This register (adress 001816) is used to write serial I/O transmit data or to read receive data (used for both the clock synchronous mode and the UART mode).

For data transmission, transmit data is written into this register.

Received data is obtained by reading out this register.





Fig. 2.5.14 Structure of transmit/receive buffer register



Fig. 2.5.15 Structure of serial I/O status register

Transmit buffer empty flag (bit 0)

This flag is automatically cleared to "0" by writing transmit data into the transmit buffer register. After the transmit data is written in the transmit buffer register, it is transferred to the transmit shift register. When this transfer is completed and the transmit buffer register becomes empty, this flag is automatically is set to "1."

It is possible to write transmit data into the transmit buffer register only while the transmit buffer empty flag is "1."

This flag is valid in both the clock synchronous mode and the UART mode.

■Receive buffer full flag (bit 1)

When all receive data has been input to the receive shift register and then this receive data is transferred to the receive buffer register, this flag is automatically is set to "1."

When the transferred receive data is read out from the receive buffer register, the flag is automatically is cleared to "0."

If all the next receive data is input to the receive shift register when the receive buffer flag is "1" (the receive buffer register is not yet read out), the overrun error flag is set to "1."

This flag is valid in both the clock synchronous mode and the UART mode.

## 2.5 Serial I/O

- ■Transmit shift register shift completion flag (bit 2) When a shift operation (transmission of the first data bit) is started by shift clock after transmit data is transferred to the transmit shift register, this flag is cleared to "0." When the shift operation is completed (completion of transmission of the last data bit), the flag is set to "1." This flag is valid in both the clock synchronous mode and the UART mode.
- ■Overrun error flag (bit 3)

If all the next receive data is input to the receive shift register when data has been input (not read out) in the receive buffer register, this flag is set to "1" (occurrence of an overrun error). This flag is set to "0" by one of the following operations.

•Set the serial I/O enable bit to "0"

•Set the receive enable bit to "0"

•Write data (arbitrary) into the serial I/O status register

This flag is valid in both the synchronous mode and the UART mode.

■Parity error flag (bit 4)

In the UART mode, this flag checks an even parity or odd parity by hardware. When the parity of received data is different from the set parity, this flag is set to "1." This flag is set to "0" by one of the following operations.

•Set the receive enable bit to "0"

•Write data (arbitrary) into the serial I/O status register

This flag is valid only in the parity enable state in the UART mode.

■Framing error flag (bit 5)

In the UART mode, this flag judges whether frame synchronization is abnormal.

When the stop bit of receive data cannot be received at the set timing, this flag is set to "1."

This flag is set to "0" by one of the following operations.

•Set the receive enable bit to "0"

•Write data (arbitrary) into the serial I/O status register

This flag is valid only in the UART mode.

### Summing error flag (bit 6)

This flag is set to "1" when an overrun error, parity error, or framing error occurs.

This flag is set to "0" by one of the following operations.

•Set the receive enable bit to "0"

•Write data (arbitrary) into the serial I/O status register

This flag is valid in both the clock synchronous mode and the UART mode.

### (3) Serial I/O control register (SIOCON)

This register (address 001A16) controls various functions related to the serial I/O, such as transmit/ receive modes, clocks, and pin functions. All the bits of this register are read and written by software.

| b7b6b5b4b | 03 b2 b1 b0                           | l s                                                 | erial I/O control register                                | (SIOCON) [Address 1A16]                                                                                                                                                                     |          |     |  |  |
|-----------|---------------------------------------|-----------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|--|--|
|           |                                       | Serial I/O control register (SIOCON) [Address 1A16] |                                                           |                                                                                                                                                                                             |          |     |  |  |
|           |                                       | B                                                   | Name                                                      | Functions           0: f(XIN)                                                                                                                                                               | At reset |     |  |  |
|           |                                       | 0                                                   | BRG count source selection bit (CSS)                      | 1: f(XIN)/4                                                                                                                                                                                 | 0        |     |  |  |
|           | · · · · · · · · · · · · · · · · · · · | 1                                                   | Serial I/O<br>synchronous clock<br>selection bit<br>(SCS) | <ul> <li>In clock synchronous mode</li> <li>0: BRG output/4</li> <li>1: External clock input</li> <li>In UART mode</li> <li>0: BRG output/16</li> <li>1: External clock input/16</li> </ul> | 0        | 0 0 |  |  |
|           | · · · · · · · · · · · · · · · · · · · | 2                                                   | SRDY output enable<br>bit (SRDY)                          | 0: P47/SRDY pin operates as I/O port P47<br>1: P47/SRDY pin operates as signal output<br>pin SRDY<br>(SRDY signal indicates receive enable state)                                           | 0        | 00  |  |  |
|           |                                       | 3                                                   | Transmit interrupt<br>source selection<br>bit (TIC)       | 0: When transmit buffer has emptied<br>1: When transmit shift operation is<br>completed                                                                                                     | 0        | 00  |  |  |
|           |                                       | 4                                                   | Transmit enable bit<br>(TE)                               | 0: Transmit disabled<br>1: Transmit enabled                                                                                                                                                 | 0        | 00  |  |  |
|           |                                       | 5                                                   | Receive enable bit<br>(RE)                                | 0: Receive disabled<br>1: Receive enabled                                                                                                                                                   | 0        | 00  |  |  |
|           |                                       | 6                                                   | Serial I/O mode selection bit (SIOM)                      | 0: Clock asynchronous serial I/O (UART)<br>mode<br>1: Clock synchronous serial I/O mode                                                                                                     | 0        | 00  |  |  |
|           | 2                                     | 7                                                   | Serial I/O enable bit<br>(SIOE)                           | <ul> <li>0: Serial I/O disabled<br/>(pins P44–P47 operate as I/O pins)</li> <li>1: Serial I/O enabled<br/>(pins P44–P47 operate as serial I/O pins)</li> </ul>                              | 0        | 00  |  |  |

Fig. 2.5.16 Structure of serial I/O control register

## 2.5 Serial I/O

| ■BRG count source selection bit (bit 0)<br>This bit selects a count source to be input to the BRG. In the "0" state, an undivided XIN input signal<br>is input to the BRG. In the "1" state, an XIN input signal divided by 4 is input to the BRG.                                                                                                                                                                                                                                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Serial I/O synchronous clock selection bit (bit 1)</li> <li>This bit selects a synchronizing clock to be used in the serial I/O1.</li> <li>Clock synchronous mode</li> <li>When this bit is set to "0," a BRG output divided by 4 becomes a shift clock.</li> </ul>                                                                                                                                                                                                                                |
| <ul> <li>In the "1" state, an external clock (P46/SCLK pin input) becomes a shift clock as it is.</li> <li>●UART mode</li> <li>In the "0" state, a BRG output divided by 16 becomes a shift clock. In the "1" state, an external clock (P46/SCLK pin input) divided by 16 becomes a shift clock.</li> </ul>                                                                                                                                                                                                 |
| ■SRDY output enable bit (bit 2)<br>When the SRDY function is used in the clock synchronous mode, set this bit to "1." In the "0" state,<br>the P47/SRDY pin functions as an I/O port P47.<br>In the UART mode, the value of this bit is invalid, so that the P47/SRDY pin functions as an I/O port<br>P47.                                                                                                                                                                                                  |
| <ul> <li>Transmit interrupt source selection bit (bit 3)</li> <li>This bit determines a source which generates a serial I/O transmit interrupt request. In the "0" state, a serial I/O transmit interrupt request occurs at the time when the values of the transmit buffer register are transferred to the transmit shift register.</li> <li>In the "1" state, a serial I/O transmit interrupt request occurs at the time when the shift operation of the transmit shift register is completed.</li> </ul> |

■Transmit enable bit (bit 4)

This bit controls a transmit operation. This bit controls as shown in Table 2.5.3 only when the serial I/O enable bit is "1" (serial I/O enabled). When the serial I/O enable bit is "0" (serial I/O disabled), this bit is invalid.

|  | • | Table | 2.5.3 | Control | contents | of | transmit | enable | bit |
|--|---|-------|-------|---------|----------|----|----------|--------|-----|
|--|---|-------|-------|---------|----------|----|----------|--------|-----|

| Transmit enable bit | P45/TxD pin function  | Transmit buffer empty flag *1 | Transmit shift register shift completion flag*2 |
|---------------------|-----------------------|-------------------------------|-------------------------------------------------|
| 0                   | Port P45              | Set to "0"                    |                                                 |
| 1                   | Data transmit pin TxD | Flag function is valid        |                                                 |
|                     |                       |                               |                                                 |

\*1: Bit 0 of serial I/O status register

\*2: Bit 2 of serial I/O status register

2.5 Serial I/O

#### ■Receive enable bit (bit 5)

This bit controls receive operation. This bit controls as shown in Table 2.5.4 only when the serial I/O enable bit (bit 7) is "1" (serial I/O enabled). When the serial I/O enable bit is "0" (serial I/O disabled), this bit is invalid.

#### Table 2.5.4 Control contents of receive enable bit

| Receive enable bit | P44/RxD pin function | Receive buffer full flag *1 | Each error flag*2 |
|--------------------|----------------------|-----------------------------|-------------------|
| 0                  | Port P44             | Set to "0"                  |                   |
| 1                  | Data receive pin RxD | Flag function is valid      |                   |

\*1: Bit 1 of serial I/O status register

\*2: Bits 3, 4, 5, and 6 of serial I/O status register

■Serial I/O mode selection bit (bit 6)

This bit selects a transmit/receive mode of the serial I/O. In the UART mode, set this bit to "0." In the clock synchronous mode, set it to "1."

■Serial I/O enable bit (bit 7)

When the serial I/O function is used, set this bit to "1."

When the bit is set to "1," the pins P44/RxD, P45/TxD, and P46/SCLK function as RxD, TxD, and SCLK respectively (Furthermore, when the  $\overline{S_{RDY}}$  output enable bit is set to "1," the P47/ $\overline{S_{RDY}}$  pin functions as an  $\overline{S_{RDY}}$  pin).

In the "0" state, they function as ports P44-P47 respectively.

### (4) UART control register (UARTCON)

This register (address 001B16) controls the transfer data format in the UART mode and the output format of the P45/TxD pin.

| b7 b6 b5 b4 b3 b2 b1 b0 | U            | ART control register (U                           | ARTCON) [Address 1B16]                                                                |          |   |   |
|-------------------------|--------------|---------------------------------------------------|---------------------------------------------------------------------------------------|----------|---|---|
|                         | В            | Name                                              | Functions                                                                             | At reset | R | W |
|                         | 0            | Character length<br>selection bit (CHAS)          | 0: 8 bits<br>1: 7 bits                                                                | 0        | 0 | 0 |
|                         | 1            | Parity enable bit<br>(PARE)                       | 0: Parity checking disabled<br>1: Parity checking enabled                             | 0        | 0 | 0 |
|                         | 2            | Parity selection bit (PARS)                       | 0: Even parity<br>1: Odd parity                                                       | 0        | 0 | 0 |
|                         | 3            | Stop bit length selection bit (STPS)              | 0: 1 stop bit<br>1: 2 stop bits                                                       | 0        | 0 | 0 |
|                         | 4            | P45/TxD P-channel<br>output disable bit<br>(POFF) | 0: CMOS output (in output mode)<br>1: N-channel open-drain output<br>(in output mode) | 0        | 0 | 0 |
|                         | 5<br>to<br>7 | Nothing is allocated. T to and are fixed to "1'   | hese bits cannot be written<br>at reading.                                            | 1        | 1 | × |

Fig. 2.5.17 Structure of UART control register

Character length selection bit (bit 0)

This bit selects data bit length of the UART transfer data format. In the "0" state, the data bit length is 8 bits. In the "1" state, the data bit length is 7 bits.

- ■Parity enable bit (bit 1)
  - This bit is set to "1" to make a parity check and to "0" to make no parity check. In the "1" state, the parity error flag becomes valid.
- ■Parity selection bit (bit 2)

This bit selects a parity type of the UART transfer data format. In the "0" state, the parity type is an even parity. In the "1" state, it is an odd parity.

■Stop bit length selection bit (bit 3)

This bit selects a stop bit length of the UART transfer data format. In the "0" state, the stop bit length is 1 stop bit. In the "1" state, the stop bit length is 2 stop bits.

■P45/TxD P-channel output disable bit (bit 4)

This bit controls the output type of the P45/TxD pin.

In the "0" state, the output type is CMOS output in the output mode. In the "1" state, the output type is N-channel open-drain output in the output mode.

The 5 low-order bits of the UART control register can be read and written. The 3 high-order bits are unused and read-only bits. At reading, all the bits are set to "1."

2.5 Serial I/O

| UAR | UART control register |    | gister |                       |
|-----|-----------------------|----|--------|-----------------------|
| b3  | b2                    | b1 | b0     | Transfer data format  |
| 0   | Х                     | 0  | 0      | 1 ST-8 DATA-1 SP      |
| 0   | Х                     | 0  | 1      | 1 ST-7 DATA-1 SP      |
| 0   | Х                     | 1  | 0      | 1 ST-8 DATA-1 PA-1 SP |
| 0   | Х                     | 1  | 1      | 1 ST-7 DATA-1 PA-1 SP |
| 1   | Х                     | 0  | 0      | 1 ST-8 DATA-2 SP      |
| 1   | Х                     | 0  | 1      | 1 ST-7 DATA-2 SP      |
| 1   | Х                     | 1  | 0      | 1 ST-8 DATA-1 PA-2 SP |
| 1   | Х                     | 1  | 1      | 1 ST-7 DATA-1 PA-2 SP |

X: "0" or "1"

ST: Start bit

DATA: Data bit

PA: Parity bit

SP: Stop bit

### 2.5.4 Register setting example

### (1) Clock synchronous serial I/O mode

Figure 2.5.18 and Figure 2.5.19 show a transmitting method in the clock synchronous mode. Figure 2.5.20 and Figure 2.5.21 show a receiving method in the clock synchronous mode.



2.5 Serial I/O



ſ

| 2: When a setting<br>3: In the fuenable of the setting<br>4: To use | an INT pin or input port for watching $\overline{S_{RDY}}$ , set as required.<br>an external clock is selected in setting $\textcircled{B}$ below, BRG setting is not required in<br>D below.<br>all duplex data transfer mode, set the receive enable bit (bit 4) to "1" (receive<br>b) in setting $\textcircled{D}$ below.<br>a serial I/O receive interrupt, set in the following sequence.<br>no serial I/O receive interrupt is used, omit setting $\textcircled{D}$ , $\textcircled{A}$ , $\textcircled{S}$ , $\textcircled{S}$ and $\textcircled{B}$ below.                                                                                                                                                                                                                   |
|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                     | Disable Serial I/O receive interrupt<br>b0<br>ICON1: Interrupt control register 1 [Address 3E16]<br>b2: Serial I/O receive interrupt enable bit<br>0: Interrupts disabled<br>E<br>Set the value to baud rate generator (BRG) [Address 1C16]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| s                                                                   | Betting of serial I/O control register         election of clock synchronous, receive, or others         b0         1111         b0         SIOCON: Serial I/O control register [Address 1A16]         b0: BRG count source selection bit         0: f(XIN)         1: f(XIN)/4         b1: Serial I/O synchronous clock selection bit         (In clock synchronous mode)         0: BRG output/4         1: External clock input         b2: SRDY output enable bit         0: P47/SRDY pin operates as I/O port P47         1: P47/SRDY pin operates as signal output pin SRDY (SRDY signal indicates receive enable state)         b3: Transmit interrupt source selection bit         0: When transmit buffer has emptied         1: When transmit shift operation is completed |
|                                                                     | b4: Transmit enable bit<br>0: Transmit disabled<br>1: Transmit enabled<br>b5: Receive enable bit<br>1: Receive enabled<br>b6: Serial I/O mode selection bit<br>1: Clock synchronous serial I/O mode<br>b7: Serial I/O enable bit<br>1: Serial I/O enabled<br>(pins P44–P47 operate as serial I/O pins)                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                     | Continued to Figure 2.5.21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

Fig. 2.5.20 Receiving method in clock synchronous mode (1)

2.5 Serial I/O



Fig. 2.5.21 Receiving method in clock synchronous mode (2)

## 2.5 Serial I/O

### (2) Clock asynchronous serial I/O (UART) mode

Figure 2.5.22 and Figure 2.5.23 show a transmitting method in the UART mode. Figure 2.5.24 and Figure 2.5.25 show a receiving method in the UART mode.

[Notes on use] Notes 1: When an external clock is selected in setting 3 below, BRG setting is not required in setting 2 below. 2: In the full duplex data transfer mode, set the receive enable bit (bit 5) to "1" (receive enabled) in setting 3 below. 3: To use a serial I/O transmit interrupt, set in the following sequence. 4: When no serial I/O transmit interrupt is used, omit setting ①, ⑤, ⑥ and ⑧ below. **①Disable Serial I/O transmit interrupt** b7 ICON1: Interrupt control register 1 [Address 3E16] b3: Serial I/O transmit interrupt enable bit 0: Interrupts disabled ②Set the value to baud rate generator (BRG) [Address 1C16] 3 Setting of serial I/O control register Selection of clock asynchronous mode, transmit, or others h7 b0 10 1 SIOCON: Serial I/O control register [Address 1A16] b0: BRG count source selection bit 0: f(XIN) 1: f(XIN)/4 b1: Serial I/O synchronous clock selection bit (In UART mode) 0: BRG output/16 1: External clock input/16 b2: SRDY output enable bit Invalied in UART mode b3: Transmit interrupt source selection bit 0: When transmit buffer has emptied 1: When transmit shift operation is completed b4: Transmit enable bit 1: Transmit enabled ----- b5: Receive enable bit 0: Receive disabled 1: Receive enabled b6: Serial I/O mode selection bit 0: Clock asynchronous serial I/O (UART) mode b7: Serial I/O enable bit 1: Serial I/O enabled (pins P44-P47 operate as serial I/O pins) Continued to Figure 2.5.23

Fig. 2.5.22 Transmitting method in UART mode (1)

2.5 Serial I/O



### 2.5 Serial I/O

[Notes on use]

- Notes 1: When an external clock is selected in setting 3 below, BRG setting is not required in setting 2 below.
  - 2: In the full duplex data transfer mode, set the receive enable bit (bit 4) to "1" (receive enabled) in setting (3) below.
  - 3: To use a serial I/O receive interrupt, set in the following sequence.
  - 4: When no serial I/O receive interrupt is used, omit setting (1), (5), (6) and (7) below.



Fig. 2.5.24 Receiving method in UART mode (1)

2.5 Serial I/O



### 2.5 Serial I/O

### (3) Initialization of serial I/O operation

The operating procedure of the serial I/O control register for initialization of the serial I/O operation is described below.

■Initialization of receive operation

By setting the receive enable bit (bit 5 of SIOCON) to "0" or setting the serial I/O enable bit (bit 7 of SIOCON) to "0," the receive operation is stopped and initialized as shown below. The initialization items of receive operation are as follows.

- •Stopping and initializing the shift clock to the receive shift register.
- •Setting the receive shift register to "0."
- •Setting each error flag (overrun error flag, parity error flag, framing error flag, summing error flag) to "0."
- •Setting the receive buffer full flag (RBF) to "0."
- ■Initialization of transmit operation

Basically, the transmit operation is stopped and initialized by setting the transmit enable bit (bit 4 of SIOCON) to "0." The initialization items of transmit operation are as follows.

- •Stopping and initializing the shift clock to the transmit shift register
- •Setting the receive shift register to "0" (However, when an external clock is used in the clock synchronous mode, the receive shift register is not set to "0" unless the input clock of the SCLK pin is "H").
- •Setting the transmit buffer empty flag (bit 0 of SIOSTS) and the transmit shift register shift completion flag (bit 2 of SIOSTS) to "0."

(When bit 4 is set to "0," bits 0 and 2 are cleared to "0" forcibly. After that, when bit 4 is set to "1," bits 0 and 2 are set to "1.")

When all conditions below are satisfied, initialization is not performed only by setting bit 4 of SIOCON to "0." It is also necessary to set bit 5 of SIOCON to "0."

- •In the full duplex data transfer
- •In the clock synchronous mode
- •When an internal clock is used
- •When bit 5 of SIOCON is "1" (receive enabled)

In the clock synchronous mode of the full duplex data transfer, the same clock is used for transmission and reception.

When an internal clock is used, the shift clock is started by writing data into the transmit buffer at both transmission and reception, so both transmit and receive operations use a clock generating circuit of the transmitter.

Because of this, the serial I/O is designed so that even if only a receive operation is performed, the transmit circuit may be operated internally to generate a shift clock when an internal clock is used in the clock synchronous mode. Accordingly, note that the transmitter may operate even when bit 4 of SIOCON is "0." The transmit operation cannot be initialized only by setting the serial I/O enable bit (bit 7 of SIOCON) to "0."

#### (4) Processing upon occurrence of an errors

■Parity error, framing error, or summing error

If a parity error, a framing error, or a summing error occurs, the flag corresponding to each error in the serial I/O status register is set to "1." These flags cannot be cleared to "0" automatically, so set them to "0" by software.

The parity error flag, framing error flag, and summing error flag is set to "0" by setting the receive enable bit to "0" or writing dummy data into the serial I/O status register.

#### ■Overrun error

An overrun error occurs when data is already input in the receive buffer register and yet all data is input in the receive shift register.

If an overrun error occurs, the data of the receive shift register is not transferred and the data of the receive buffer register is held. At this time, even if the data of the receive buffer register is read out, the data of the receive shift register is not transferred.

Consequently, the data of the receive shift register becomes unreadable, so that the receive data becomes invalid.

If an overrun error occurs, after set the overrun error flag of the serial I/O status register to "0," perform a receive operation again.

The overrun error flag is set to "0" by one of the following operations.

•Set the serial I/O enable bit to "0"

•Set the receive enable bit to "0"

•Write data (arbitrary) into the serial I/O status register

## 2.5 Serial I/O

### 2.5.5 Notes on use

### (1) Notes on clock selection

The 3825 group can select either internal clock or external clock as a synchronizing clock. When an external clock is selected as an synchronizing clock in the clock synchronous mode, note the following.

■In the clock synchronous mode

①For an external clock source, when the duty cycle is 50%, use the following clock.

1.25 MHz or less.....at Vcc = 4.0 V to 5.5 V 500 kHz or less.....at Vcc = 2.5 V to 4.0 V

To change the duty cycle, set the both "H" and "L" widths as follows. 370 ns min. ..... at Vcc = 4.0 V to 5.5 V 950 ns min. .... at Vcc = 2.5 V to 4.0 V

<sup>(2)</sup>The shift operation of the transmit shift register or the receive shift register is continued while synchronizing clocks are input to the serial I/O circuit. Accordingly, stop a synchronizing clock input after 8 clocks are input.

When the internal clock is selected, the synchronizing clock input is automatically stopped.

③To select an external clock as a synchronizing clock at data transmission, set the transmit enable bit to "1" and write data into the transmit buffer register while the SCLK signal is "H."

When an external clock is selected as a synchronizing clock in the UART mode, note the following. In the UART mode

For an external clock source, when the duty ratio is 50%, use the following clock. 5 MHz or less....at Vcc = 4.0 V to 5.5 V 2 MHz or less....at Vcc = 2.5 V to 4.0 V

To change the duty cycle, set the "H" and "L" widths as follows. 93 ns min. .....at Vcc = 4.0 V to 5.5 V 238 ns min. .....at Vcc = 2.5 V to 4.0 V

### (2) For serial I/O transmit or receive interrupts

<sup>①</sup>For a serial I/O transmit interrupt, set a value in the serial I/O control register, then set the serial I/O transmit interrupt request bit (bit 3 at address 003C16) to "0" with the **CLB** instruction. <sup>②</sup>After setting ①, set the serial I/O transmit enable bit (bit 2 at address 002E16) to "1"

@After setting ①, set the serial I/O transmit enable bit (bit 3 at address 003E16) to "1."

③For a serial I/O receive interrupt, set a value in the serial I/O control register, then set the serial I/O receive interrupt request bit (bit 2 at address 003C16) to "0" with the CLB instruction.

@After setting ③, set the serial I/O receive interrupt enable bit (bit 2 at address 003E16) to "1."

### (3) Transmit interrupt request when the transmit enable bit is "1"

When the transmit enable bit is set to "1," the transmit buffer empty flag and the transmit shift register shift completion flag are set to "1." Accordingly, even if either timing is selected as transmit interrupt generating timing, an serial I/O transmit interrupt request occurs and the serial I/O transmit interrupt request bit is set to "1."

To use a serial I/O transmit interrupt, set the transmit enable bit to "1," then set the serial I/O transmit interrupt request bit to "0" once. After that, set the serial I/O transmit interrupt enable bit to "1" (interrupts enabled).

### 2.5 Serial I/O

#### (4) For disabling transmission after completion of 1-byte data transmission

As a means to know the completion of data transmission, a reference to the transmit shift register shift completion flag (TSC flag) is available in the 3825 group.

The TSC flag is cleared to "0" during data transmission. Upon the completion of data transmission, this flag is set to "1." Accordingly, after confirming that the TSC flag is set to "1," disable transmission. The transmission can thus be terminated after 1-byte transmission. However, the TSC flag is set to "1" even when the serial I/O enable bit is set to "1" (serial I/O enabled). After that, it is not cleared to "0" until transmission is started by generating a shift clock. For this reason, if transmission is disabled by referring to the TSC flag at this time, data is not transmitted. After the transmission is started, refer to the TSC flag.

#### (5) When the P45/TxD pin is used as an N-channel open-drain output

Bit 4 of the UART control register (address 001B16) is the P45/TxD P-channel output disable bit. The bit 4 is valid in an ordinary port, in the clock synchronous mode, or in the UART mode.

When this bit is "0," the ordinary CMOS output is selected. When the bit is "1," the N-channel opendrain output is selected.

However, do not apply to the P45/TxD a voltage of Vcc + 0.3 V or more even when it is used as a serial I/O function pin of the N-channel open-drain output.

3825 GROUP USER'S MANUAL

## 2.6 A-D converter

## 2.6 A-D converter

### 2.6.1 Explanation of operations

The operations of the A-D converter are described below.

### (1) When an internal trigger is selected

(To cause an ADT/A-D conversion interrupt request upon completion of A-D conversion)

■By setting bit 3 of the A-D control register (address 003416) to "0," A-D conversion is started.

■Upon the completion of A-D conversion, bit 3 of the A-D control register is set to "1." At the same time, an ADT/A-D conversion interrupt request occurs.

### (2) When an external trigger is selected

- (To cause an ADT/A-D conversion interrupt request upon completion of A-D conversion)
- ■By setting bit 3 of A-D control register to "0" and then inputting a falling signal to the ADT pin, A-D conversion is started.
- ■Upon the completion of A-D conversion, bit 3 of the A-D control register is set to "1." At the same time, an ADT/A-D conversion interrupt request occurs.

### (3) When an external trigger is selected

(To cause an ADT/A-D conversion interrupt request upon inputting a falling signal to the ADT pin) ■By setting bit 3 of A-D control register to "0" and then inputting a falling signal to the ADT pin, A-D conversion is started. At the same time, an ADT/A-D conversion interrupt request occurs.

■Upon the completion of A-D conversion, bit 3 of the A-D control register is set to "1."

### 2.6 A-D converter

#### 2.6.2 Conversion method

As an A-D conversion method, successive comparison approximation is adopted.

The comparison voltage "Vref" internally generated is compared with the analog input voltage "VIN" which is input from an analog input pin (AN0–AN7) and the result is input successively to each bit of the A-D conversion register (address 003516) to obtain a digital value.

#### (1) Function of each block

The function of each block in the A-D converter is shown below.

Comparison voltage generator (resistor ladder)

Divides the voltage between the AVss pin and the VREF pin by 256 and output a divided voltage to the comparator as comparison voltage "Vref."

#### ■Channel selector

Connects an analog input pin selected by bits 2 to 0 of the A-D control register (address 003416) to the comparator.

#### ■Comparator

Compares the analog input voltage "VIN" with the comparison voltage "Vref" and input the result to the A-D conversion register.

#### (2) Internal Operation

At the time when the A-D conversion is started, the following operations are automatically performed.

■The A-D conversion register becomes "0016."

The most significant bit of the A-D conversion register is set to "1."

The comparison voltage "Vref" is input to the comparator. The comparison voltage "Vref" is specified by the A-D conversion register contents "n" and the reference voltage "VREF" which is input from the VREF pin.

Table 2.6.1 shows an expression for the comparison voltage "Vref."

### Table 2.6.1 Expression for comparison voltage "Vref"

| A-D conversion register contents "n" (decimal notation) | Vref (V)                          |
|---------------------------------------------------------|-----------------------------------|
| 0                                                       | 0                                 |
| 1 to 255                                                | $\frac{V_{REF}}{256}$ X (n - 0.5) |

## 2.6 A-D converter

■The comparison voltage "Vref" is compared 8 times with the analog input voltage "VIN." Each time a comparison ends, the result is input to the A-D conversion register. With a change of the A-D conversion register, the comparison voltage "Vref" changes, too.

Figure 2.6.1 shows changes in the A-D conversion register and comparison voltage during A-D conversion.

①Determination of the most significant bit (bit 7) of the A-D conversion register

Bit 7 is determined by the first comparison result.

The comparison voltage "Vref" is compared with the analog input voltage "VIN" and the result determines bit 7 as follows.

When Vref < VIN: bit 7 holds "1" When Vref > VIN: bit 7 becomes "0"

②Determination of bits 6 to 0 of the A-D conversion register

Bit 6 is determined by the second comparison result.

First, bit 6 of the A-D conversion register is set to "1." Next, the comparison voltage "Vref" is compared with the analog input voltage "VIN" and the result determines bit 6 as follows.

When Vref < VIN: bit 6 holds "1" When Vref > VIN: bit 6 becomes "0"

Likewise, bits 5 to 0 are determined by the third to eighth comparison results.

With the above operations, the digital value (contents of the A-D conversion register) corresponding to the analog input voltage "VIN" is determined by one bit at a time.

■Upon the completion of A-D conversion, bit 3 of the A-D control register is set to "1."

An A-D conversion result can be obtained by reading out the A-D conversion register after bit 3 of the A-D control register is set to "1."

The A-D conversion result is held in the A-D conversion register until bit 3 of the A-D control register is set to "1" again after the completion of the next A-D conversion.

601

2.6 A-D converter



### Fig. 2.6.1 Changes in A-D conversion register and comparison voltage during A-D conversion

### (3) Conversion time

In the high-speed operation mode, A-D conversion terminates in a maximum 50 cycles (12.5  $\mu$ s at f(XIN) = 8 MHz) after a start of A-D conversion.

In the middle-speed operation mode, A-D conversion terminates in a maximum 56 cycles (14  $\mu$ s at f(XIN) = 8 MHz) after a start of A-D conversion.

For the A-D converter, the main clock input oscillation frequency f(XIN) divided by 2 is used (Note 1), so A-D conversion time is obtained basically by the following expression.

Conversion clock period = 
$$\frac{2}{f(XIN)}$$

A-D conversion time = Conversion clock period X Conversion cycle

However, the number of conversion cycles varies depending on internal clock  $\phi$  and trigger.

**Notes 1:** Use the A-D converter in the state where bits 5 and 7 of the CPU mode register (address 003B16) are "0" (high-speed mode or middle-speed mode).

As the comparator is composed of a capacitance coupling, use the A-D converter in a state of  $f(XIN) \ge 500$  kHz.

2: When an external trigger is selected, the A-D conversion being executed is stopped by inputting a falling signal to the ADT pin during A-D conversion, and A-D conversion is resumed.

The A-D conversion register holds the previous conversion result until A-D conversion is completed.

**3:** When an external trigger is selected, an ADT/A-D conversion interrupt may occur by switching the interrupt source selection bit from "1" to "0" or "0" to "1."

## 2.6 A-D converter

### (4) Equivalent connection diagram

Figure 2.6.2 shows an A-D converter equivalent connection diagram.



Fig. 2.6.2 A-D converter equivalent connection diagram

2.6 A-D converter

### 2.6.3 Pins

Table 2.6.2 shows a list of pin functions used in the A-D converter.

| Pins    | Name                                 | Functions                                                                                                                                |
|---------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| AN0-AN7 | Analog input                         | <ul> <li>Analog input voltage input pins.</li> <li>Apply a voltage of AVss-Vcc.</li> <li>These pins are also used as P60-P67.</li> </ul> |
| ADT     | External trigger input               | <ul><li>External trigger input pin.</li><li>This pin is also used as P57.</li></ul>                                                      |
| VREF    | Reference voltage input              | <ul><li>Reference voltage input pin.</li><li>Apply a voltage of 2 V-Vcc.</li></ul>                                                       |
| AVss    | Analog power source<br>voltage input | <ul><li>GND input pin.</li><li>Apply the same voltage as the Vss pin.</li></ul>                                                          |

### Table 2.6.2 List of pin functions used in A-D converter

### (1) Pin-related setting

#### ■Analog input pins (AN0–AN7)

When using the A-D converter, select a pin to be used as an analog input pin by bits 2 to 0 of the A-D control register (address 003416).

Use the A-D converter in the state where the bit of the port P6 direction register (address 000D16) corresponding to the pin used as an analog input pin is "0."

#### External trigger input pin (ADT)

When using the external trigger, set bit 5 of the A-D control register to "1."

Use the A-D converter in the state where bit 7 of the port P5 direction register (address 000B16) is "0."

**Note:** The ports P5 and P6 direction registers are not readable. To set these registers, use the **STA** instruction, **LDM** instruction, or other instructions.

# 2.6 A-D converter

### 2.6.4 Related registers

Figure 2.6.3 shows a memory allocation of the A-D converter-related registers. Each register is described below.



Fig. 2.6.3 Memory allocation of A-D converter-related registers

0

2.6 A-D converter

# (1) A-D control register (ADCON)

Γ

The A-D control register (address 003416) consists of bits which controls for the A-D converter. Figure 2.6.4 shows the structure of the A-D control register. Each bit is described below.

|      | A۰  | D control register (ADC                             | CON) [Address 3416]                                                                                                            |            |     |    |
|------|-----|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------|-----|----|
|      | В   | Name                                                | Functions                                                                                                                      | At reset   | R   | W  |
|      | 0   | Analog input pin<br>selection bits                  | <sup>b2 b1 b0</sup><br>0 0 0: AN0<br>0 0 1: AN1                                                                                | 0          | 0   | 0  |
| ·    | 1   |                                                     | 0 1 0: AN2<br>0 1 1: AN3<br>1 0 0: AN4                                                                                         | 0          | 0   | 0  |
|      | 2   |                                                     | 1 0 1: AN5<br>1 1 0: AN6<br>1 1 1: AN7                                                                                         | 0          | 0   | 0  |
|      | 3   | A-D conversion<br>completion bit                    | 0: Conversion in progress<br>1: Conversion completed                                                                           | 1          | 0   | 0  |
|      | 4   | VREF input switch bit                               | 0: OFF<br>1: ON                                                                                                                | 0          | 0   | 0  |
|      | 5   | A-D external trigger valid bit                      | 0: A-D external trigger invalid<br>(internal trigger selected)<br>1: A-D external trigger valid<br>(external trigger selected) | 0          | 0   | 0  |
| <br> | 6   | Interrupt source<br>selection bit                   | 0: At A-D conversion completed<br>1: At falling of ADT pin input                                                               | 0          | 0   | 0  |
| <br> | 7   | Nothing is allocated. T<br>and is fixed "0" at read | his bit cannot be written to<br>ing.                                                                                           | 0          | 0   | ×  |
| 6    | Not | setting bit 3 to "0."<br>written to bit 3, it is    | gger is selected, A-D convers<br>Writing only "0" to bit 3 is valio<br>not set to "0."<br>a values to the ADCON withou         | l. Even if | "1" | is |

Fig. 2.6.4 Structure of A-D control register

# 2.6 A-D converter

- Analog input pin selection bits: bits 2 to 0 Select an analog input pin. The pins which are not used as analog input pins of port P6 function as programmable I/O ports.
- ■A-D conversion completion bit: bit 3

Indicates the operating state of the A-D converter. During A-D conversion, this bit is set to "1" after completion of A-D conversion. When an internal trigger is selected, A-D conversion is started by setting this bit to "0." (Note)

■VREF input switch bit: bit 4

Connects the VREF pin to the comparison voltage generator. When the A-D converter is used, be sure to set this bit to "1." When the A-D converter is not used, the power dissipation is reduced by setting this bit to "0."

- ■A-D external trigger valid bit: bit 5 Determines whether A-D conversion is started by an external trigger or internal trigger.
- Interrupt source selection bit: bit 6 Selects ADT/A-D conversion interrupt request generating timing.
  - **Notes 1:** When an internal trigger is selected, set the A-D conversion completion bit after setting bits 2 to 0 and bits 6 to 4 of the A-D control register.
    - 2: When an external trigger is selected, an ADT/A-D conversion interrupt may occur by switching the interrupt source selection bit from "1" to "0" or "0" to "1." Before accepting an interrupt, set the interrupt request bit to "0" after disabling interrupts and setting the interrupt source selection bit.

#### (2) A-D conversion register (AD)

The A-D conversion register (address 003516) stores A-D conversion results. This is a read-only register. Figure 2.6.5 shows the structure of the A-D conversion register.

| A-D conversion register |                                                                        |                       |  |
|-------------------------|------------------------------------------------------------------------|-----------------------|--|
|                         | BFunctions0Read-only register which stores A-D<br>conversion results.7 | At reset R W<br>0 O × |  |

#### Fig. 2.6.5 Structure of A-D conversion register

2.6 A-D converter

1

### (3) CPU mode register (CPUM)

The CPU mode register (address 003B16) consists of the stack page selection bit and control bits for the internal system clock  $\phi$ . Use the A-D converter in the state where bits 5 and 7 of this register are "0" (high-speed mode or middle-speed mode).

Figure 2.6.6 shows the structure of the CPU mode register.

The operating clock of the A-D converter is the main clock input frequency f(XIN)/2. Use the A-D converter in the state of  $f(XIN) \ge 500$  kHz.

| <u>de register</u><br>5b4b3b2b1b0 |    |                                            |                                                                                                 |          |     |
|-----------------------------------|----|--------------------------------------------|-------------------------------------------------------------------------------------------------|----------|-----|
|                                   | CF | PU mode register (CPUN                     | M) [Address 3B16]                                                                               |          |     |
|                                   | В  | Name                                       | Functions                                                                                       | At reset | RW  |
|                                   | 0  | Processor mode bits                        | <sup>b1b0</sup><br>00: Single-chip mode<br>01: ک                                                | 0        | 00  |
|                                   | 1  |                                            | 10:<br>11:<br>11:                                                                               | 0        | 00  |
|                                   |    | Stack page selection bit                   | 0: 0 page<br>1: 1 page                                                                          | 0        | 00  |
|                                   | 3  | Fix this bit to "1."                       |                                                                                                 | 1        | 1 1 |
|                                   |    | Port Xc switch bit                         | 0: I/O port<br>1: Xcin, Xcout                                                                   | 0        | 00  |
|                                   | 5  | Main clock (XIN–XOUT)<br>stop bit          | 0: Oscillating<br>1: Stopped                                                                    | 0        | 00  |
|                                   |    | Main clock division<br>ratio selection bit | 0: f(XIN)/2<br>(high-speed mode)<br>1: f(XIN)/8<br>(middle-speed mode)                          | 1        | 00  |
| <br>0                             | 7  | Internal system clock selection bit        | 0: XIN–XOUT selected<br>(middle-/high-speed mode)<br>1: XCIN–XCOUT selected<br>(low-speed mode) | 0        | 0 0 |
|                                   |    |                                            |                                                                                                 | <u> </u> |     |

Fig. 2.6.6 Structure of CPU mode register

# 2.6 A-D converter

### (4) Port P5 direction register (P5D)

The port P5 direction register (address 000B16) switches the I/O direction of port P5. When an external trigger is selected, hold bit 7 of this register at "0."

Figure 2.6.7 shows the structure of the port P5 direction register.



#### Fig. 2.6.7 Structure of port P5 direction register

#### (5) Port P6 direction register (P6D)

The port P6 direction register (address 000D16) switches the I/O direction of port P6. Hold the bit of this register which corresponds to the port used as an analog input pin at "0." Figure 2.6.8 shows the structure of the port P6 direction register.



#### Fig. 2.6.8 Structure of port P6 direction register

# 2.6 A-D converter

### (6) Interrupt request register 2 (IREQ2)

The interrupt request register 2 (address 003D16) indicates whether an interrupt request has occurred or not.

Figure 2.6.9 shows the structure of the interrupt request register 2.

The occurrence of an ADT/A-D conversion interrupt request causes bit 6 to be set to "1." The bit 6 is automatically cleared to "0" by the acceptance of the ADT/A-D conversion interrupt request.

The interrupt request bit can be cleared to "0" by software, but it cannot be set to "1" by software. The occurrence of the ADT/A-D conversion interrupt is controlled by the ADT/A-D conversion interrupt enable bit (refer to the next item).

For details of interrupts, refer to "2.2 Interrupts."



Fig. 2.6.9 Structure of interrupt request register 2

| <ul> <li>7) Interrupt control register 2 (ICON2) The interrupt control register 2 (address 003F16) controls each interrupt request source. Figure 2.6.10 shows the structure of the interrupt control register 2. When bit 6 is "0," the ADT/A-D interrupt request is disabled. When bit 6 is "1," the ADT/A-D interrupt request is enabled. The bit 6 can be set to "0" or "1" by software. For details of interrupts, refer to "2.2 Interrupts."</li></ul> | upt |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |
| Interrupt control register 2                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |
| b7 b6 b5 b4 b3 b2 b1 b0                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |



Fig. 2.6.10 Structure of interrupt control register 2

# 2.6 A-D converter

### 2.6.5 Measuring various A-D converter standard characteristics

The measuring various A-D converter standard characteristics is described below.

### (1) Absolute accuracy

The absolute accuracy is the difference expressed in LSB between an output code obtained by actual measurement and an expected output code of the A-D converter with ideal characteristics.

The analog input voltage at absolute accuracy measurement is assumed to be a mid-point of the input voltage width (= 1 LSB) which outputs the same code from the A-D converter with ideal characteristics. For example, when VREF = 5.12 V, the width of 1 LSB is 20 mV. So 0 mV, 20 mV, 40 mV, 60 mV .....or 5120 mV is selected as an analog input voltage.

When the A-D converter is actually used, the analog input voltage range is AVSS to VREF. But if the VREF value is lowered, the accuracy degrades. Every output code for voltage of VREF–VCC is "FF16." Figure 2.6.11 shows the absolute accuracy of the A-D converter. Absolute accuracy =  $\pm 2$  LSB indicates that when the analog input voltage is 100 mV, the output code expected from the ideal A-D converter is "0516" but the actual A-D conversion result is in the range of "0316" to "0716." The absolute accuracy includes a zero error and a full-scale error but not a quantization error.



Fig. 2.6.11 Absolute accuracy of A-D converter

2.6 A-D converter

#### (2) Differential non-linearity error

The differential non-linearity error indicates the difference between the analog input voltage width in which the same code is output at actual measurement and the input voltage width (= 1 LSB) which outputs the same output code from the A-D converter with ideal characteristics. For example, when VREF = 5.12 V, the width of 1 LSB is 20 mV. However, when differential non-linearity error = ±1 LSB, the analog input voltage width which outputs the same code is 0 mV to 40 mV. Figure 2.6.12 shows the differential non-linearity error of the A-D converter.



Fig. 2.6.12 Differential non-linearity error of A-D converter

# 2.6 A-D converter

### 2.6.6 Register setting example

A register setting example when the A-D converter is used is described below.

### (1) Operating conditions

To use the A-D converter, first set as shown in Figure 2.6.13.



Fig. 2.6.13 Operating conditions for using A-D converter

2.6 A-D converter

#### (2) Register initialization example

Figure 2.6.14 and Figure 2.6.15 show a register initialization example when an internal trigger is selected. Figure 2.6.16 and Figure 2.6.17 show a register initialization example when an external trigger is selected.

| Initialization of A-D converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| (Select analog input pin, trigger, interrupt generating timing, or others)<br>b7 b0                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| ADCON: A-D control register [Address 3416]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| b2 to b0: Analog input pin selection bits<br>b2b1b0<br>000: AN0<br>001: AN1<br>010: AN2<br>011: AN3<br>100: AN4<br>101: AN5<br>110: AN6<br>111: AN5<br>110: AN6<br>111: AN7<br>b3 : A-D conversion completion bit<br>1: Conversion completed<br>b4 : VREF input switch bit<br>1: ON<br>b5 : A-D external trigger valid bit<br>0: A-D external trigger invalid<br>(internal trigger selected)<br>b6 : Interrupt sources selection bit                                                                                                             |  |
| 0: At A-D conversion completed<br>1: At falling of ADT pin input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| : Nothing is allocated                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| Setting for interrupts<br>(This is not necessary when ADT/A-D conversion interrupt is not used)<br>b7 b0<br>PS: Processor status register<br>b2: Interrupt disable flag<br>0: Interrupts enabled<br>b7 b0<br>IREQ2: Interrupt request register 2 [Address 3D16]<br>b6: ADT/A-D conversion interrupt request bit<br>0: Interrupts enabled<br>b7 b0<br>ICON2: Interrupt control register 2 [Address 3F16]<br>b6: ADT/A-D conversion interrupt enable bit<br>0: Interrupts enabled<br>b7 b0<br>ICON2: Interrupts enabled<br>b7: Fix this bit to "0" |  |
| ▼                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| Continued to Figure 2.6.15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |

Fig. 2.6.14 Register initialization example when internal trigger is selected (1)



Fig. 2.6.15 Register initialization example when internal trigger is selected (2)



Fig. 2.6.16 Register initialization example when external trigger is selected (1)



Fig. 2.6.17 Register initialization example when external trigger is selected (2)

### 2.6 A-D converter

### 2.6.7 Application example: Detection of battery voltage and battery temperature

Outline: The battery voltage and its temperature are detected by using the A-D converter.

**Specification:** •A-D conversion is performed every second and the data on battery voltage and battery temperature are input.

•With an ADT/A-D conversion interrupt that occurs upon completion of A-D conversion, voltage data or temperature data is input. An analog input pin is also selected.

Figure 2.6.18 shows an example of a peripheral circuit, Figure 2.6.19, setting of related registers, Figure 2.6.20, the control procedure.



Fig. 2.6.19 Setting of related registers



Fig. 2.6.20 Control procedure

2.6 A-D converter

#### 2.6.8 Notes on use

When using the A-D converter, notes the following.

(1) Operating conditions for using A-D converter

Operate the A-D converter in the following conditions.

- ■The comparator is composed of a capacitance coupling. If the oscillation frequency is low, the charge will be lost. Accordingly, make sure that f(XIN) at least 500 kHz during A-D conversion. Do not execute the **STP** instruction or **WIT** instruction during A-D conversion.
- When an external trigger is selected, the A-D conversion being executed is stopped by inputting a falling signal to the ADT pin during A-D conversion, and A-D conversion is resumed.
- ■Apply a voltage of 2 V–Vcc to the reference voltage input pin VREF. Note that if the VREF value is lowered, the accuracy degrades.
- Apply the same voltage as the Vss pin to the analog power source voltage input pin AVss.

Set the port used as an analog input pin for the input mode. (Corresponding bit of port P6 direction register (address 000D16) = "0") (Note)

- **Note:** The port P6 direction register cannot read out. Use the **STA** instruction or **LDM** instruction to set the port P6 direction register.
- When not using the A-D converter, connect the A-D converter power source pin AVss to Vss line which is the analog system.

#### (2) Other notes

Make the signal source impedance for analog input low, or equip an analog input pin with an external capacitor of 0.01  $\mu$ F to 1  $\mu$ F. Further, be sure to verify the operation of application products on the user side.

#### <REASON>

An analog input pin includes the capacitor for analog voltage comparison. Accordingly, when signals from signal source with high impedance are input to an analog input pin, charge and discharge noise generates. This may cause the A-D comparison precision to be worse.

# 2.7 LCD drive control circuit

# 2.7 LCD drive control circuit

The 3825 group includes the controller/drivers of Liquid Crystal Display (LCD). This section describes an explanation of LCD control circuit operations, pins, related registers, usage and application examples.

### 2.7.1 Explanation of operations

### (1) LCD drive waveform example Refer to "CHAPTER 1 Hardware, LCD drive control circuit."

### (2) LCD drive timing

The frequency of the internal signal LCDCK and the frame frequency to generate LCD drive timing are as follows.

f (LCDCK) = Count source frequency for LCDCK Division ratio of LCD circuit divider announcek

3

f (LCDCK) Frame frequency = Duty ratio number

2.7 LCD drive control circuit

### 2.7.2 Pins

SEG0–SEG17 are used as pins for LCD display. The pins P30/SEG18–P37/SEG25 and P00/SEG26–P07/ SEG33 and P10/SEG34–P15/SEG39 are available as segment output pins (SEG18–SEG39). By switching the corresponding registers, the segment output pin or output pin is selected.

Table 2.7.1 shows the pin function by setting segment output enable register and Table 2.7.2 shows the pin functions by setting the corresponding registers when they are not used as segment output pins.

|            | Setting                                                              |       |                |
|------------|----------------------------------------------------------------------|-------|----------------|
| Pins       | Register                                                             | Value | Pin function   |
| P30/SEG18  | SEG (Address 003816) b0                                              | 1     | Segment output |
| -P35/SEG23 | (Bit 0 of segment output enable register)                            | 0     | Output port    |
| P36/SEG24, | SEG (Address 003816) b1                                              | 1     | Segment output |
| P37/SEG25  | (Bit 1 of segment output enable register)                            | 0     | Output port    |
| P00/SEG26- | SEG (Address 003816) b2<br>(Bit 2 of segment output enable register) | 1     | Segment output |
| P05/SEG31  |                                                                      | 0     | Output port    |
| P06/SEG32, | SEG (Address 003816) b3<br>(Bit 3 of segment output enable register) | 9     | Segment output |
| P07/SEG33  |                                                                      | 0     | Output port    |
| P10/SEG34  | SEG (Address 003816) b4                                              | 1     | Segment output |
|            | (Bit 4 of segment output enable register)                            | 0     | Output port    |
| P11/SEG35- | SEG (Address 003816) b5                                              | 1     | Segment output |
| P15/SEG39  | (Bit 5 of segment output enable register)                            | 0     | Output port    |

**Note:** When the microcomputer is in the reset state, the output or segment output pins are pulled-down, so that a "L" level is output from segment-only pins.

# 2.7 LCD drive control circuit

# Table 2.7.2 Pin functions by setting the corresponding registers when they are not used as segment output pins

|         | Setting                                    |       |                                                  |
|---------|--------------------------------------------|-------|--------------------------------------------------|
| Ports   | Register                                   | Value | Pin function                                     |
| P30-P37 | PULLA (Address 001616) b0                  | 1     | Pull-down pin<br>Output function is invalid      |
|         | (Bit 0 of PULL register A)                 | 0     | No pull-down<br>(When being set for output mode) |
| P00-P07 | PULLA (Address 001616) b0                  | 1     | Pull-down pin<br>Output function is invalid      |
|         | (Bit 0 of PULL register A)                 | 0     | No pull-down<br>(When being set for output mode) |
|         | P1C (Address 000316) b0                    | 1     | Output port                                      |
| P10-P15 | (Bit 0 of port P1 output control register) | 0     | Output port function is invalid                  |
|         | PULLA (Address 001616) b0                  | 1     | Pull-down pin<br>(When bit 0 of P1C is "0")      |
|         | (Bit 0 of PULL register A)                 | 0     | No pull-down                                     |

### (1) Segment output pins (SEG0-SEG39)

Up to 40 segment outputs can be selected. Table 2.7.3 shows setting of segment output pins for LCD display.

| Pins                    | Setting                                                                                                                                                 |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| SEG0-SEG17              | Segment output-only pin                                                                                                                                 |
| P30/SEG18–<br>P35/SEG23 | Ports P30–P35 are used as segment signal output pins (SEG18–SEG23) by setting bit 0 of the segment output enable register (address 003816) to "1."      |
| P36/SEG24,<br>P37/SEG25 | Ports P36 and P37 are used as segment signal output pins (SEG24, SEG25) by setting bit 1 of the segment output enable register (address 003816) to "1." |
| P00/SEG26-<br>P05/SEG31 | Ports P02–P05 are used as segment signal output pins (SEG26–SEG31) by setting bit 2 of the segment output enable register (address 003816) to "1."      |
| P06/SEG32,<br>P07/SEG33 | Ports P06 and 07 are used as segment signal output pins (SEG32, SEG33) by setting bit 3 of the segment output enable register (address 003816) to "1."  |
| P10/SEG34               | Port P10 is used as segment signal output pins (SEG34) by setting bit 4 of the segment output enable register (address 003816) to "1."                  |
| P11/SEG35-<br>P15/SEG39 | Ports P11-P15 are used as segment signal output pins (SEG35-SEG39) by setting bit 5 of the segment output enable register (address 003816) to "1."      |

2.7 LCD drive control circuit

### (2) Ports P0, P10-P15 and P3

When pins P30/SEG18–P37/SEG25, P00/SEG26–P07/SEG33, P10/SEG34–P15/SEG39 are not used as segment outputs, they can be used as output ports P3 and P0. Table 2.7.4 shows the setting of output ports P3, P10–P15 and P0.

#### Table 2.7.4 Setting of output ports P3, P10-P15 and P0

| Ports      | Setting                                                                          |
|------------|----------------------------------------------------------------------------------|
| P30-P35    | By setting bit 0 of segment output enable register (address 003816) to "0," then |
|            | setting bit 0 of PULL register A (address 001616) to "0."                        |
| P36, P37   | By setting bit 1 of segment output enable register (address 003816) to "0," then |
| F 30, F 37 | setting bit 0 of PULL register A (address 001616) to "0."                        |
| P00-P05    | By setting bit 2 of segment output enable register (address 003816) to "0," then |
|            | setting bit 0 of PULL register A (address 001616) to "0."                        |
| P06, P07   | By setting bit 3 of segment output enable register (address 003816) to "0," then |
|            | setting bit 0 of PULL register A (address 001616) to "0."                        |
| P10        | By setting bit 4 of segment output enable register (address 003816) to "0," then |
| FIU        | setting bit 0 of port P1 output control register (address 003816) to "1."        |
| P11-P15    | By setting bit 5 of segment output enable register (address 003816) to "0," then |
| F 11-F 15  | setting bit 0 of port P1 output control register (address 003816) to "1."        |

#### (3) P3, P10-P15 and P0 pull-down pins

When pins P30/SEG18–P37/SEG25, P00/SEG26–P07/SEG33, P10/SEG34–P15/SEG39 are not used as ports, it is possible to exert pull-down control. Table 2.7.5 shows the setting of pull-down pins.

| Pins                    | Setting                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| P30/SEG18–<br>P37/SEG25 | By setting bits 0 and 1 of the segment output enable register (address 003816) to "0," then setting bit 0 of PULL register A (address 001616) to "1."                                                                                    |  |  |  |  |  |  |
| P00/SEG26-<br>P07/SEG33 | By setting bits 2 and 3 of the segment output enable register (address 003816) to "0," then setting bit 0 of PULL register A (address 001616) to "1."                                                                                    |  |  |  |  |  |  |
| P10/SEG34–<br>P15/SEG39 | By setting bits 4 and 5 of the segment output enable register (address 003816) to "0," next setting bit 0 of the port P1 output control register (address 000316) to "0," then setting bit 1 of PULL register A (address 001616) to "1." |  |  |  |  |  |  |

### Table 2.7.5 Setting of pull-down pins

# 2.7 LCD drive control circuit

## 2.7.3 Related registers

Figure 2.7.1 shows the memory allocation of LCD display-related registers.



Fig. 2.7.1 Memory allocation of LCD display-related registers

#### (1) Segment output enable register (SEG)

The pins P30/SEG18–P37/SEG25, P00/SEG26–P07/SEG33, P10/SEG34–P15/SEG39 can be used as segment output pins by setting bits 0 to 5 of the segment output enable register (address 003816).

The pins corresponding to the bits which are set to "1" among bits 0 to 5 of the segment output enable register (address 003816) are used as segment output pins. The pins corresponding to the bits which are set to "0" are used as output ports.

Figure 2.7.2 shows the structure of the segment output enable register.



Fig. 2.7.2 Structure of segment output enable register

# 2.7 LCD drive control circuit

### (2) LCD mode register (LM)

The LCD mode register (address 003916) controls various functions of the LCD controller/driver. Figure 2.7.3 shows the structure of the LCD mode register.

| ●Bits 0, 1 | : Duty ratio selection bits                                                           |
|------------|---------------------------------------------------------------------------------------|
|            | Select a duty ratio number fit for the LCD panel used.                                |
| ●Bit 2     | : Bias control bit                                                                    |
|            | Select a bias value fit for the LCD panel used.                                       |
| ●Bit 3     | : LCD enable bit                                                                      |
|            | This bit turns on and off the LCD. When this bit is set to "1," the bits which are    |
|            | set to "1" in the LCD display RAM are displayed on the LCD. When this bit is set      |
|            | to "0," the whole LCD display is turned off.                                          |
| ●Bit 4     | : Voltage multiplier control bit                                                      |
|            | This bit enables or disables the voltage multiplier. When this bit is set to "1," the |
|            | multiplier is used. When this bit is set to "0," the multiplier is not used.          |
|            | When 1/2 bias is selected, set this bit to "0."                                       |
| ●Bits 5, 6 | : LCD circuit divider division ratio selection bits                                   |
|            | These bits are used to select a division ratio for generating the frequency of the    |
|            | LCDCK, which is the clock for the LCD timing controller. Select a division ratio so   |
|            | as to generate LCDCK fit for the LCD panel used.                                      |
| ●Bit 7     | : LCDCK count source selection bit                                                    |
|            | This bit is used to select a count source of the above LCDCK. At transition from      |
|            | the high-speed, middle-speed or low-speed mode to the low-power operation, or         |

others, change the count source as required.

2.7 LCD drive control circuit



Fig. 2.7.3 Structure of LCD mode register

# 2.7 LCD drive control circuit

### (3) Port P1 output control register (P1C)

When it is specified that pins P10/SEG34–P15/SEG39 are used as output ports by bits 4 and 5 of the segment output enable register (address 003816), the setting of the port P1 output control register (address 000316) is valid.

When bit 0 of the port P1 output control register is set to "1," port ports P10–P15 are output ports. When this bit is set to "0," the output function is invalid, so that the setting of bit 0 of the PULL register A (address 001616) becomes valid. At reset, bit 0 of the port P1 output control register is set to "0." Figure 2.7.4 shows the structure of the port P1 output control register.

| Port P1 output control r | egis         | ster                                                                   |                                                                   |          |     |   |
|--------------------------|--------------|------------------------------------------------------------------------|-------------------------------------------------------------------|----------|-----|---|
| b7b6b5b4b3b2b1b0         |              | ort P1 output control reg                                              | gister (P1C) [Address 0316]                                       |          |     |   |
|                          | В            | Name                                                                   | Functions                                                         | At reset | RW  | / |
|                          | 0            | Ports P10–P15<br>output control bit                                    | 0 : Output function is<br>invalid<br>1 : Output function is valid | 0        | X C |   |
|                          | 1<br>to<br>5 | Nothing is allocated. These bits cannot be written to and be read out. |                                                                   |          | ××  |   |
|                          | 6            | Port P16 direction register                                            | 0 : Input mode<br>1 : Output mode                                 | 0        | צC  | ) |
|                          | 7            | Port P17 direction register                                            | 0 : Input mode<br>1 : Output mode                                 | 0        | ×c  |   |
|                          |              |                                                                        |                                                                   | •        |     | - |

Fig. 2.7.4 Structure of port P0 direction register

2.7 LCD drive control circuit

### (4) PULL register A (PULLA)

When ports P3, P10–P15, and P0 are set for the output mode, the setting of bit 0 of the PULL register A (address 001616) is valid.

The pull-down function of ports P3, P10–P15, and P0 is made effective by setting bit 0 of the PULL register A to "1." When ports P10–P15 are set for output mode by bit 0 of the port P1 output control register, the setting of the PULL register A is invalid.

Figure 2.7.5 shows the structure of the PULL register A.

| b7 b6 b5 b4 b3 b2 b1 b0               | 1       | ULL register A (PULLA) [Add                                | iress 1616]                                                                                                         |          |     |
|---------------------------------------|---------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------|-----|
|                                       | В       | Name                                                       | Functions 🤙                                                                                                         | At reset | RW  |
|                                       | 0       | Ports P0₀–P0⁊, P1₀–P1₅,<br>P3₀–P3⁊ pull-down bit           | 0 : No pull-down<br>(P0, P3 output<br>function is valid)<br>1 : Pull-down<br>(P0, P3 output<br>function is invalid) | 1        | 0 0 |
| ·                                     | 1       | Ports P16, P17 pull-up bit                                 | 0 : No pull-up<br>1 : Pull-up                                                                                       | 1        | 0:0 |
|                                       | 2       | Ports P20–P27 pull-up bit                                  | 0 : No pull-up<br>1 : Pull-up                                                                                       | 0        | 00  |
| · · · · · · · · · · · · · · · · · · · | 3       | Ports P80–P87 pull-up bit                                  | 0 : No pull-up<br>1 : Pull-up                                                                                       | 1        | 0 0 |
|                                       | 4       | Ports P40-P43 pull-up bit                                  | 0 : No pull-up<br>1 : Pull-up                                                                                       | 0        | 00  |
|                                       | 5       | Ports P44–P47 pull-up bit                                  | 0 : No pull-up<br>1 : Pull-up                                                                                       | 0        | 00  |
|                                       | 6,<br>7 | Nothing is allocated. These to and are fixed to "0" at rea | 0                                                                                                                   | 0 ×      |     |

Fig. 2.7.5 Structure of PULL register A

# 2.7 LCD drive control circuit

## 2.7.4 Register setting example

Figure 2.7.6 and Figure 2.7.7 show an example of setting registers for LCD display.



Fig. 2.7.6 Example of setting registers for LCD display (1)

2.7 LCD drive control circuit



Fig. 2.7.7 Example of setting registers for LCD display (2)

# 2.7 LCD drive control circuit

## 2.7.5 Application examples

### (1) LCD panel display pattern example

Figure 2.7.8 shows an 8-segment LCD panel display pattern example when the duty ratio number is 4.



2.7 LCD drive control circuit

### (2) LCD panel example

Figure 2.7.9 to Figure 2.7.11 show an LCD panel example and a segment allocation example for it, and an LCD display RAM setting example.



Fig. 2.7.10 Segment allocation example

| Bit     | 7    | 6                | 5    | 4    | 3    | 2                | 1     | 0    | f a b           |
|---------|------|------------------|------|------|------|------------------|-------|------|-----------------|
| Address | COM3 | COM <sub>2</sub> | COM1 | COM0 | СОМз | COM <sub>2</sub> | COM1  | COM0 | f U g U b       |
| 004016  | ,    | g                | f    | е    | d    | с                | b     | а    |                 |
| 004116  | 0    | g                | f    | е    | d    | С                | b     | а    | →② <sup>d</sup> |
| 004216  |      | g                | f    | е    | d    | с                | b     | а    | → ③             |
| 004316  | •    | g                | f    | е    | d    | С                | b     | а    | →④              |
| 004416  |      | g                | f    | е    | d    | С                | b     | а    | →5              |
| 004516  |      | g                | f    | е    | d    | С                | b     | а    | ▶6              |
| 004616  | SLOW | AUTO             | 4    | 0    | ৩    | ৩                | PRINT | •    | ▶⑦              |
| 004616  | SLOW | AUTO             | 4    | 0    | ৩    | ৩                | PRINT |      | ▶⑦              |

Fig. 2.7.11 LCD display RAM setting example

# 2.7 LCD drive control circuit

### (3) Control procedure

Figure 2.7.12 shows the setting of related registers to turn on all the LCD display in Figure 2.7.9, and Figure 2.7.13 shows the control procedure.

Specifications: •Voltage multiplier is used.

Frame frequency = 122 Hz
Duty ratio number = 4, Bias value = 1/3
Segment output; SEG0 to SEG13 are used.
Ports P3, P0 and P10–P15 are set as output ports.



Fig. 2.7.12 Setting of related registers

2.7 LCD drive control circuit



Fig. 2.7.13 Control procedure

# 2.7 LCD drive control circuit

### 2.7.6 Notes on use

- (1) For transition from the high-speed or the middle-speed mode to the low-power operation of the low-speed mode:
  - ① Select oscillation at 32 kHz (CM4 = 1)
  - O Count source for LCDCK; select f(XCIN)/32 (LM7 = 0)
  - ③ Internal system clock; select XCIN-XCOUT (CM7 = 1)
  - ④ Stop main clock XIN-XOUT (CM5 = 1)

In the above order, execute transition. Execute the setting @ after the oscillation at 32 kHz (setting @) becomes completely stable.

- (2) If the STP instruction is executed while the LCD is turned on by setting bit 3 of the LCD mode register to "1," a DC voltage is applied to the LCD. For this reason, do not execute the STP instruction while the LCD is lighting.
- (3) When the LCD is not used, open the segment and the common pins. Connect VL1 to VL3–VSS.
- (4) When using the voltage multiplier, with applying 1.3 V or more to the VL1 pin, set the bit 4 of the LCD mode register to "1." If setting the bit to "1" with applying 1.3 V or less to the VL1 pin, a current of maximum 50 μA may occur at the time that the voltage multiplier starts operating.

2.8 Standby function

# 2.8 Standby function

The 3825 group is provided with a standby function to stop the CPU by software and put the CPU into the low-power operation.

The following two types of standby function are available.

- $\bullet Stop$  mode by the  $\ensuremath{\textbf{STP}}$  instruction
- •Wait mode by the WIT instruction

#### 2.8.1 Stop mode

The stop mode is set by executing the **STP** instruction. In the stop mode, the oscillation of both XIN and XCIN stops and the internal clock  $\phi$  stops at the "H" level. The CPU stops and peripheral units stop operating. As a result, power dissipation is reduced.

#### (1) State in the stop mode

The stop mode is set by executing the  $\ensuremath{\textbf{STP}}$  instruction.\*1

In the stop mode, the oscillation of both XIN and XCIN stops, so that all the functions stop, providing a low-power operation.

Table 2.8.1 shows the state in the stop mode.

\*1: After setting the LCD enable bit (bit 3) of the LCD mode register to "0," execute the STP instruction.

#### Table 2.8.1 State in the stop mode

| Item                                        | State in stop mode                                              |
|---------------------------------------------|-----------------------------------------------------------------|
| Oscillation                                 | Stop                                                            |
| CPU                                         | Stop                                                            |
| Internal clock $\boldsymbol{\phi}$          | Stop at "H" level                                               |
| I/O ports P0-P7                             | The state where <b>STP</b> in-<br>struction is executed is held |
| Timer, serial I/O,<br>LCD display functions | Stop                                                            |

### 2.8 Standby function

#### (2) Release of stop mode

The stop mode is released by reset input or by the occurrence of an interrupt request.

There is a difference in restore processing from the stop mode by reset input and by an interrupt request.

#### Restoration by reset input

By holding the "L" input level of the  $\overline{\text{RESET}}$  pin in the stop mode for 2 µs or more, the reset state is set, so that the stop mode is released.

At the time when the stop mode is released, oscillation is started. At this time, the inside of the microcomputer is in the reset state. After the input level of the  $\overline{\text{RESET}}$  pin is returned to the "H," the reset state is released in approximately 8,000 cycles of the XIN input.

The oscillation is unstable at start of oscillation. For this reason, time for stabilizing of oscillation (oscillation stabilizing time) is required. The time to hold the internal reset state is reserved as the oscillation stabilizing time.

Figure 2.8.1 shows the oscillation stabilizing time at restoration by reset input.

At release of the stop mode, the contents of the internal RAM previous to the reset are held.

However, the contents of the CPU register and SFR are not held.

For resetting, refer to "2.9 Reset."



Fig. 2.8.1 Oscillation stabilizing time at restoration by reset input

2.8 Standby function

#### ■Restoration by an interrupt request

The occurrence of an interrupt request in the stop mode releases the stop mode. As a result, oscillation is resumed. The interrupt requests available for restoration are:

- INT0-INT3
- Serial I/O transmit/receive using an external clock
- Timer X/Y using an external clock
- Key input (key-on wake up)

However, to use the above interrupt requests for restoration from the stop mode, <u>after setting the</u> <u>following, execute the **STP** instruction in order to enable the interrupt request to be used.</u>

[Necessary register setting]

- ① Interrupt disable flag I = "0" (interrupts enabled)
- ② Both timers 1 and 2 interrupt enable bits = "0" (interrupts disabled)
- ③ Interrupt request bit of the interrupt source to be used for restoration = "0" (no interrupt request issued)
- ④ Interrupt enable bit of the interrupt source to be used for restoration = "1" (interrupts enabled)

For interrupts, refer to "2.2 Interrupts."

The oscillation is unstable at start of oscillation. For this reason, time for stabilizing of oscillation (oscillation stabilizing time) is required. At restoration by an interrupt request, the time to wait for supplying the internal clock  $\phi$  to the CPU is automatically generated<sup>\*1</sup> by timers 1<sup>\*2</sup> and 2.<sup>\*2</sup> This wait time is reserved as the oscillation stabilizing time on the system clock side.

Figure 2.8.2 shows an execution sequence example at restoration by the occurrence of an INTo interrupt request.

\*1: At restoration from the stop mode, all bits except bit 4 of the timer 123 mode register (address 002916) are set to "0."

As a count source of the timer 1, an f(XIN)/16 or f(XCIN)/16 clock is selected. As a count source of the timer 2, the timer 1 underflow is selected.

Immediately after the oscillation is started, the count source is supplied to the timer 1 counter, so that a count operation is started. The supplying the internal clock  $\phi$  to the CPU is started at the timer 2 underflow.

\*2: When the **STP** instruction is executed, "FF16" and "0116" are automatically set in the timer 1 counter/latch and timer 2 counter/latch respectively.

## 2.8 Standby function



Fig. 2.8.2 Execution sequence example at restoration by occurrence of INTo interrupt request

#### (3) Notes on using the stop mode

#### ■Release sources

The release sources of the stop mode are shown below.

- Reset input
- •INT0-INT3 interrupts

•Serial I/O transmit/receive interrupts using an external clock

•Timers X/Y interrupts using an external clock

•Key input interrupt (key-on wake up)

Each INT pin (INT0, INT1, INT2, INT3) is also used as ports P42, P43, P50 or P51 and each key input pin is also used as port P2. To use INT0 to INT3 interrupts, after setting the corresponding bits of the following direction registers to "0" to set them for the input mode, execute the **STP** instruction. •Port P4 direction register (address 000916)

•Port P5 direction register (address 000916)

#### ■Register setting

To use the above interrupt requests for restoration from the stop mode, after setting the following, execute the **STP** instruction in order to enable the interrupt request to be used.

[Necessary register setting]

- ① Interrupt disable flag I = "0" (interrupts enabled)
- ② Both timers 1 and 2 interrupt enable bits = "0" (interrupts disabled)
- ③ Interrupt request bit of the interrupt source to be used for restoration = "0" (no interrupt request issued)
- ④ Interrupt enable bit of the interrupt source to be used for restoration = "1" (interrupts enabled)

•At restoration from the stop mode, the values of the timers 1, 2 and 123 mode registers are automatically rewritten. Accordingly, set each of them again.

•To prevent a DC voltage from being applied to the LCD, after setting the LCD enable bit (bit 3) of the LCD mode register to "0," execute the **STP** instruction.

#### ■Clock after restoration

After restoration from the stop mode by an interrupt request, the contents of the CPU mode register previous to the **STP** instruction execution are held. Accordingly, when both XIN and XCIN were oscillating before execution of the **STP** instruction, the oscillation of both XIN and XCIN is resumed at restoration from the stop mode by an interrupt request.

In the above case, when the XIN side is set as a system clock, the oscillation stabilizing time for approximately 8,000 cycles of the XIN input is reserved at restoration from the stop mode.

At this time, note that the oscillation on the XCIN side may not be stabilized even after the lapse of the oscillation stabilizing time (of the XIN side).

### 2.8 Standby function

#### 2.8.2 Wait mode

The wait mode is set by execution of the WIT instruction. In the wait mode, the oscillation is continued, but the internal clock  $\phi$  stops at the "H" level.

Since the oscillation is continued regardless of the CPU stop, the peripheral units operate.

#### (1) States in the wait mode

By executing the WIT instruction, the wait mode is set.

In the wait mode, the internal clock  $\phi$  which is supplied to the CPU stops at the "H" level. The continuation of oscillation permits clock supply to the peripheral units.

Table 2.8.2 shows the state in the wait mode.

5

#### Table 2.8.2 State in wait mode

| -ا-مصائمين مطلا مم    |                                             |                                |
|-----------------------|---------------------------------------------|--------------------------------|
| on, the wait mode     | Item                                        | State in wait mode             |
| clock $\phi$ which is | Oscillation                                 | Operating                      |
| the "H" level. The    | CPU                                         | Stop                           |
| mits clock supply     | Internal clock $\phi$                       | Stop at "H" level              |
| n the wait mode.      | I/O ports P0-P7                             | The state where WIT in-        |
|                       |                                             | struction is executed is held. |
|                       | Timor parial 1/0                            | Operating                      |
|                       | Timer, serial I/O,<br>LCD display functions | Operating                      |
|                       | LOD display functions                       |                                |
|                       |                                             |                                |
|                       | 6.                                          |                                |
|                       |                                             |                                |
|                       |                                             |                                |
|                       |                                             |                                |
|                       |                                             |                                |
|                       |                                             |                                |
| C                     |                                             |                                |
|                       |                                             |                                |
|                       |                                             |                                |
|                       |                                             |                                |
|                       |                                             |                                |
|                       |                                             |                                |
|                       |                                             |                                |
|                       |                                             |                                |
|                       |                                             |                                |
|                       |                                             |                                |
|                       |                                             |                                |

2.8 Standby function

#### (2) Release of wait mode

The wait mode is released by reset input or by the occurrence of an interrupt request.

There is a difference in restore processing from the wait mode by use of reset input and by use of an interrupt request.

In the wait mode, oscillation is continued, so an instruction can be executed immediately after the wait mode is released.

#### ■Restoration by reset input

The reset state is provided by holding the input level of the  $\overline{\text{RESET}}$  pin at "L" for 2 µs or more in the wait mode. As a result, the wait mode is released.

At the time when the wait mode is released, the supplying the internal clock  $\phi$  to the CPU is started. The reset state is released in approximately 8,000 cycles of the XIN input after the input of the RESET pin is returned to the "H" level.

At release of the wait mode, the contents of the internal RAM previous to the reset are held. However, the contents of the CPU mode register and SFR are not held.

Figure 2.8.3 shows the reset input time.

For reset, refer to "2.9 Reset."



Fig. 2.8.3 Reset input time

### 2.8 Standby function

#### ■Restoration by an interrupt request

In the wait mode, the occurrence of an interrupt request releases the wait mode and the supplying the internal clock  $\phi$  to the CPU is started. At the same time, the interrupt request used for restoration is accepted, so the interrupt processing routine is executed.

However, to use an interrupt for restoration from the wait mode, <u>after setting the following, execute</u> the **WIT** instruction in order to enable the interrupt to be used.

[Necessary register setting]

- ① Interrupt disable flag I = "0" (interrupts enabled)
- ② Interrupt request bit of the interrupt source to be used for restoration = "0" (no interrupt request issued)
- ③ Interrupt enable bit of the interrupt source to be used for restoration = "1" (interrupts enabled)

For interrupts, refer to "2.2 Interrupts."

#### (3) Notes on the wait mode

■Restoration by INT<sub>0</sub> to INT<sub>3</sub> interrupt requests

Each INT pin (INT0, INT1, INT2, INT3) is also used as ports P42, P43, P50 or P51 and each key input pin is also used as port P2. To use INT0 to INT3 interrupts, set the corresponding bits of the following direction registers to "0" for setting the input mode. And then, execute the **WIT** instruction.

•Port P4 direction register (address 000916)

•Port P5 direction register (address 000B16)

#### ■Restoration by key input interrupt request

The pins for a key input interrupt is also used as port P2. To use a key input interrupt, set the corresponding bits of the port P2 direction register (address 000516) to "0" for setting the input mode. And then, execute the **WIT** instruction.

■Register setting

To use the above interrupt requests for restoration from the stop mode, <u>after setting the following</u>, <u>execute the **WIT** instruction in order to enable the interrupt request to be used.</u>

[Necessary register setting]

- ① Interrupt disable flag I = "0" (interrupts enabled)
- ② Interrupt request bit of the interrupt source to be used for restoration = "0" (no interrupts request issued)
- ③ Interrupt enable bit of the interrupt source to be used for restoration = "1" (interrupts enabled)

#### 2.8 Standby function

#### 2.8.3 State transitions of internal clock $\boldsymbol{\varphi}$

Figure 2.8.4 shows the state transitions of the internal clock  $\phi$  when the standby function is used.



3825 GROUP USER'S MANUAL

### 2.9 Reset

### 2.9 Reset

The internal reset state is provided by applying a "L" level to the  $\overrightarrow{\text{RESET}}$  pin. After that, the reset state is released by applying a "H" level to the  $\overrightarrow{\text{RESET}}$  pin, so that the program is executed in the middle-speed mode starting from the contents at the reset vector address.

#### 2.9.1 Explanation of operations

Figure 2.9.1 shows the internal reset state hold/release timing.



Fig. 2.9.1 Internal reset state hold/release timing

2.9 Reset

The reset state is provided by applying a "L" level to the RESET pin at power source voltage of 2.5 V to 5.5 V. Allow  $2 \mu s$  or more as "L" level applying time. By applying a "H" level to the RESET pin in the internal reset state, the timers and their count source shown in Table 2.9.1 is automatically set. After that, the internal reset state is released by the timer 2 underflow. After applying "H" level, only the main clock oscillates in the middle-speed mode regardless of the oscillation state previous to internal resetting. The XCIN pin on the sub-clock side becomes the input port.

After the internal reset state is released, the program is run from the address determined with the contents (high-order address) at address FFFD16 and the contents (low-order address) at address FFFC16.

Figure 2.9.2 shows the internal processing sequence immediately after reset release.

#### Table 2.9.1 Timers 1 and 2 at reset

| Item            | Timer 1    | Timer 2           |
|-----------------|------------|-------------------|
| Value           | FF16       | 0116              |
| Count<br>source | f (XIN)/16 | Timer 1 underflow |



Fig. 2.9.2 Internal processing sequence immediately after reset release

### 2.9 Reset

#### 2.9.2 Internal state of the microcomputer immediately after reset release

Figure 2.9.3 shows the internal state of the microcomputer immediately after reset release. The contents of all other registers except registers in Figure 2.9.3 and internal RAM are undefined at poweron reset.

| Address        | b7 Contents of register b1 |
|----------------|----------------------------|
| 000316         | 0016                       |
| 000516         | 0016                       |
| 000916         | 0016                       |
| 000B16         | 0016                       |
| 000D16         | 0016                       |
| 000F16         | 0016                       |
| <b>0011</b> 16 | 0016                       |
| 001616         | 0116                       |
| 001716         | 0016                       |
| 001916         | 1 0 0 0 0 0 0 0            |
| 001A16         | 0016                       |
| 001B16         | 1 1 1 0 0 0 0 0            |
| 002016         | FF16                       |
| 002116         | FF16                       |
| 002216         | FF16                       |
| 002316         | FF16                       |
| 002416         | FF16                       |
| 002516         | 0116                       |
| 002616         | 0016                       |
| 002716         | 0016                       |
| 002816         | 0016                       |
| 002916         | 0016                       |
| 002A16         | 0016                       |
| 003416         | 0 0 0 0 1 0 0 0            |
| 003816         | 0016                       |
| 003916         | 0016                       |
| 003A16         | 0016                       |
| 003B16         | 0 1 0 0 1 0 0 0            |
| 003C16         | 0016                       |
| 003D16         | 0016                       |
| 003E16         | 0016                       |
| 003F16         | 0016                       |
| (PS)           | X X X X X 1 X X            |
| (РСн)          | Contents of address FFFD16 |
| (PCL)          | Contents of address FFFC16 |

#### Notes X : Undefined

The contents of all other registers and internal RAM are undefined at poweron reset, so they must be initialized by software.



# 2.9 Reset

#### 2.9.3 Reset circuit

Design a configuration of the reset circuit so that the reset input voltage may be 0.5 V or less at the time when the power source voltage passes 2.5 V (for the extended operating temperature version, 0.6 V or less at the time when the power source voltage passes 3.0 V).

Figure 2.9.4 shows the poweron reset conditions and Figure 2.9.5 shows poweron reset circuit examples.



Fig. 2.9.4 Poweron reset conditions



Fig. 2.9.5 Poweron reset circuit examples

### 2.9 Reset

#### 2.9.4 Notes on the RESET pin

In case where the reset signal rise time is long, connect a ceramic capacitor or others across the RESET pin and the Vss pin. And use a 1000 pF or more capacitor for high frequency use. When connecting the capacitor, note the following:

•Make the length of the wiring which is connected to a capacitor as short as possible.

•Be sure to check the operation of application products on the user side.

#### REASON

If the several nanosecond or several ten nanosecond impulse noise enters the RESET pin, it may cause a microcomputer failure.

# 2.10 Oscillation circuit

#### 2.10.1 Oscillation circuit

Two oscillation circuits are included to obtain clocks required for operations.

- XIN-XOUT oscillation circuit.......Main clock (XIN input) oscillation circuit
- XCIN-XCOUT oscillation circuit......Sub-clock (XCIN input) oscillation circuit

A clock<sup>\*1</sup> obtained by dividing the frequency input to the clock input pins XIN or XCIN is an internal clock  $\phi$ . The internal clock  $\phi$  is used as a standard for operations.

- **\*1**: The internal clock  $\phi$  varies with modes.
  - •High-speed mode ......Frequency input to the XIN pin/2
  - •Middle-speed mode .....Frequency input to the XIN pin/8
  - •Low-speed mode ......Frequency input to the XCIN pin/2

#### (1) Oscillation circuit using ceramic resonators

Figure 2.10.1 shows an oscillation circuit example using ceramic resonators. As shown in the figure, an oscillation circuit can be formed by connecting a ceramic resonator or a quartz-crystal oscillator between the pins XIN and the XOUT and between the pins XCIN and XCOUT. As the XIN–XOUT oscillation circuit includes a feedback resistor, an external resistor is omissible.

As the XCIN–XCOUT oscillation circuit does not include any feedback resistor, connect a feedback resistor externally.

Regarding circuit constants for Rf, Rd, CIN, COUT, CCIN and CCOUT, ask the resonator manufacturer for information, and set the values recommended by the resonator manufacturer.





### 2.10 Oscillation circuit

#### (2) External clock input circuit

An external clock can also be supplied to the main clock oscillation circuit.

Figure 2.10.2 shows an external clock input circuit example. As an external clock to be input to the XIN pin, use a pulse signal with a duty ratio of 50%. At this time, open the XOUT pin.

Any clock externally generated cannot be input to the XCIN pin directly. <u>Cause oscillation with an</u> <u>external ceramic resonator.</u>



Fig. 2.10.2 External clock input circuit example

#### 2.10.2 Internal clock $\boldsymbol{\varphi}$

The internal clock  $\phi$  is the standard for operations.

#### (1) Clock generating circuit

The clock generating circuit controls the oscillation of the oscillation circuit. The generated clock (internal clock  $\phi$ ) is supplied to the CPU and peripheral units.

Figure 2.10.3 shows the clock generating circuit block diagram. Oscillation can be stopped and resumed by the clock generating circuit.



### 2.10 Oscillation circuit

#### (2) Clock output function

Switching between I/O port function and clock output function

The internal clock  $\phi$  is output from the pins P40 / f(XIN) / f(XIN)/2 and P41 / f(XIN)/5 / f(XIN)/10 by setting P40/P41 clock output control bits (bits 0 and 1) of the clock output control register (address 002A16) to "1."

To output clock, set bits 0 and 1 of port P4 direction register to "1" (output mode).

The pin P40 / f(XIN) / f(XIN)/2 functions as the clock output pin at  $\phi$  cycle immediately after the P40 clock output control bit is set to "1."

The pin P41 / f(XIN)/5 / f(XIN)/10 functions as the clock output pin in synchronization with a rising edge of clock (XIN/5) immediately after the P41 clock output control bit is set to "1."

Selection of output clock frequency

The output clock frequency is selected by setting the output clock frequency selection bit (bit 2) of the clock output control register.

When the clock output frequency selection bit is "0," f(XIN) clock is output from the P40 / f(XIN) / f(XIN)/2 pin, f(XIN)/5 clock is output from the P41 / f(XIN)/5 / f(XIN)/10 pin. At this time, a duty ratio of output waveform from the P40 / f(XIN) / f(XIN)/2 pin depends on XIN input waveform. A duty ratio of output waveform from the P41 / f(XIN)/5 / f(XIN)/10 is approximately 40%.

When the clock output frequency selection bit is "1," f(XIN)/2 clock is output from the P40 / f(XIN) / f(XIN)/2 pin, f(XIN)/10 clock is output from the P41 / f(XIN)/5 / f(XIN)/10 pin. At this time, both duty ratio of output waveform from the pins P40 / f(XIN) / f(XIN)/2 and P41 / f(XIN)/5 / f(XIN)/10 is approximately 50%.

Figure 2.10.4 shows the structure of the clock output control register.



Fig. 2.10.4 Structure of clock output control register

2.10 Oscillation circuit

#### 2.10.3 Oscillating operation

The start and stop sources for oscillating operation are described below.

#### (1) Oscillating operation

At reset release, the middle-speed mode is provided. At this time, only the main clock oscillates and the XCIN and XCOUT pins function as I/O ports.

To use the sub-clock, set the P80, P81 pull-up (bit 3) of the PULL register A (address 001616) to "0" and disconnect each pull-up resistor of the XCIN and XCOUT pins.

#### ■Middle-speed mode

The internal clock  $\phi$  after reset release is obtained by dividing f(XIN) by 8 (the f(XIN) is the frequency which is input to the XIN pin).

When changing to the high-speed mode:

Set the main clock division ratio selection bit (bit 6) of the CPU mode register (address 003B16) to "0." When changing to the low-speed mode:

Change the mode according to the following procedure.

- ① Set the port Xc switch bit (bit 4) of the CPU mode register to "1."
- 2 Generate the oscillation stabilizing time of XCIN input by software.
- ③ Set the internal system clock selection bit (bit 7) of the CPU mode register to "1."

#### ■High-speed mode

The clock obtained by dividing f(XIN) by 2 is an internal clock  $\phi$ .

When changing to the middle-speed mode:

Set the main clock division ratio selection bit (bit 6) of the CPU mode register to "1." <u>When changing to the low-speed mode:</u>

Change the mode according to the following procedure.

- ① Set the port Xc switch bit (bit 4) of the CPU mode register to "1."
- <sup>(2)</sup> Generate the oscillation stabilizing time of XCIN input by software.
- ③ Set the internal system clock selection bit (bit 7) of the CPU mode register to "1."

### 2.10 Oscillation circuit

#### ■Low-speed mode

The clock obtained by dividing the frequency f(XCIN) input to the XCIN pin by 2 is an internal clock  $\phi$ . In the low-speed mode, the oscillation of the main clock is stopped by setting the main clock (XIN-XOUT) stop bit to "1," so that the low-power operation can be attained.

When changing to the middle- or high-speed modes:

Change the mode according to the following procedure.

- ① Set the main clock (XIN-XOUT) stop bit (bit 5) of the CPU mode register to "0."
- $\ensuremath{\textcircled{O}}$  Generate the oscillation stabilizing time of XIN input by software.
- ③ Set the internal system clock selection bit (bit 7) of the CPU mode register to "0."
- ④ Specify the main clock division ratio selection bit (bit 6) of the CPU mode register.
- **Notes1:** Make a mode change from the middle- or high-speed modes to the low-speed mode after the oscillation of both the main clock and the sub-clock is stabilized (for oscillation stabilizing time, ask the resonator manufacturer for information).
  - 2: For the sub-clock, the stabilizing of oscillation requires much time. When making a change from the middle-speed or high-speed modes to the stop mode and then making a return from the stop mode while the sub-clock oscillates, the oscillation of the sub-clock is not yet stabilized even when the main clock has become stable and the CPU has been restored.
  - **3:** For a mode change, set to  $f(XIN) > f(XCIN) \times 3$ .

#### (2) Oscillating operation in the stop mode

After the stop mode is provided by executing the **STP** instruction, every oscillation stops and the internal clock  $\phi$  stops at the "H" level. At the time when restoration is made from the stop mode by rest input or by the occurrence of an interrupt request for restoration, oscillation starts. For the details of the stop mode, refer to "**2.8.1 Stop mode**."

#### (3) Oscillating operation in the wait mode

After the wait mode is provided by executing the **WIT** instruction, the internal clock  $\phi$  supplied to the CPU stops at the "H" level. As oscillation is continued, the supply of internal clock  $\phi$  to the peripheral units is continued.

At the time when restoration is made from the wait mode by reset input or by the occurrence of an interrupt request for restoration, the supply of internal clock  $\phi$  to the CPU starts. For the details of the wait mode, refer to "2.8.2 Wait mode."

#### (4) State transitions of internal clock $\boldsymbol{\varphi}$

Figure 2.10.5 shows the state transitions of the internal clock  $\phi$ .



Fig. 2.10.5 State transitions of internal clock  $\boldsymbol{\varphi}$ 

### 2.10 Oscillation circuit

#### 2.10.4 Oscillation stabilizing time

In the oscillating circuit using ceramic resonators, the oscillation is unstable for a certain time when the oscillation of the resonators starts.

The time required for stabilizing of oscillation is called oscillation stabilizing time.

An appropriate oscillation stabilizing time is required in accordance with the conditions of the oscillation circuit in use. For oscillation stabilizing time, ask the resonator manufacturer for information.

#### (1) Oscillation stabilizing time at poweron

In the oscillating circuit using ceramic resonators, oscillation is unstable for a certain time immediately after poweron. At reset release, the oscillation stabilizing time for approximately 8,000 cycles of XIN input is automatically generated.

Figure 2.10.6 shows the oscillation stabilizing time at poweron.



Fig. 2.10.6 Oscillation stabilizing time at poweron

2.10 Oscillation circuit

#### (2) Oscillation stabilizing time at restoration from the stop mode

In the stop mode, oscillation stops.

When restoration is made from the stop mode by reset input or an interrupt request, the oscillation stabilizing time for approximately 8,000 cycles of XIN input or XCIN input is automatically generated as at poweron.

At restoration made by reset, XIN input is a clock source of oscillation stabilizing time.

At restoration made by an interrupt request, either XIN input or XCIN input set as a system clock immediately before execution of the **STP** instruction becomes a count source of oscillation stabilizing time.

When XIN input is a system clock, the oscillation stabilizing time at restoration becomes approximately 8,000 cycles of XIN input. However, note that the oscillation on the XCIN side may not be stable even after the lapse of this oscillation stabilizing time.

For the details of the stop mode, refer to "2.8.1 Stop mode."

#### (3) Oscillation stabilizing time at reoscillation of XIN

When starting the oscillation of XIN which was stopped by setting the main clock (XIN-XOUT) stop bit of the CPU mode register to "1," set this bit to "0." At this time, generate oscillation stabilizing time by software.

Figure 2.10.7 shows the oscillation stabilizing time at reoscillation of XIN.

| Vcc                    |                                                                      |
|------------------------|----------------------------------------------------------------------|
| Main clock             | Oscillation stabilizing time (Note)                                  |
| (XIN–XOUT)<br>stop bit |                                                                      |
| XIN                    |                                                                      |
| Note: For oscillation  | on stabilizing time, ask the resonator manufacturer for information. |
|                        |                                                                      |

Fig. 2.10.7 Oscillation stabilizing time at reoscillation of XIN

# CHAPTER 3

# APPENDIX

- 3.1 Built-in PROM version
- 3.2 Countermeasures against noise
- 3.3 Control registers
- 3.4 List of instruction codes
- 3.5 Machine instructions
- 3.6 Mask ROM ordering method
- 3.7 Mark specification form
- 3.8 Package outlines
- 3.9 SFR allocation
- 3.10 Pin configuration

# APPENDIX

### 3.1 Built-in PROM version

### 3.1 Built-in PROM version

In contrast with the mask ROM version, the microcomputer with a built-in programmable ROM is called the built-in programmable ROM version (referred as "the built-in PROM version"). The following two types of built-in PROM version are available.

•EPROM version......The contents of the built-in EPROM version can be written, deleted and rewritten.

•One Time PROM version......The contents of the built-in PROM can be written only once and cannot be deleted and rewritten.

The EPROM version has the function of the One Time PROM version and also permits deleting and rewriting the contents of the PROM.

#### 3.1.1 Product expansion

Table 3.1.1 shows the product expansion of the built-in PROM version.

#### Table 3.1.1 Product expansion of built-in PROM version

| Product        | PROM                                  | RAM                   | Package    | Programming<br>adapter | Remarks                                           |                     |               |               |
|----------------|---------------------------------------|-----------------------|------------|------------------------|---------------------------------------------------|---------------------|---------------|---------------|
| M38257E8-XXXFP |                                       |                       | 100066 4*1 | PCA4738F-100A          | Shipped after programming and inspection at plant |                     |               |               |
| M38257E8FP     | One Time<br>PROM                      |                       | 100P65-A** | FCA4736F-100A          | Shipped in blank*4                                |                     |               |               |
| M38257E8-XXXGP | 24576 bytes<br>(24446 bytes)          | 640 bytes             | 100P6D-A*2 | PCA4738G-100           | Shipped after programming and inspection at plant |                     |               |               |
| M38257E8GP     |                                       | 040 Bytes 1001 0B / C |            | Shipped in blank*4     |                                                   |                     |               |               |
| M38257E8FS     | EPROM<br>24576 bytes<br>(24446 bytes) | 3                     | 3          | 3                      | 0                                                 | 100D0* <sup>3</sup> | PCA4738L-100A | EPROM version |

\*1 100P6S-A : 0.65 mm-pitch plastic molded QFP

\*2 100P6D-A : 0.5 mm-pitch plastic molded QFP

\*3 100D0 : 0.65 mm-pitch ceramic LCC

\*4 Shipped in blank: The product is shipped without writing any data in the built-in PROM

Note: The number in parentheses denotes a user ROM capacity.

#### 3.1.2 Performance overview

Table 3.1.2 shows a performance overview of the built-in PROM version.

The performance of the built-in PROM version is the same as that of the mask ROM version with the exception that the PROM is built in.

| Table 3.1.2 Performa | nce overview of | built-in PROM | version |
|----------------------|-----------------|---------------|---------|
|----------------------|-----------------|---------------|---------|

| Parameter                   |                   | Performance                                                               |
|-----------------------------|-------------------|---------------------------------------------------------------------------|
| Basic instructions          |                   | 71                                                                        |
| Instruction execution time  |                   | 0.5 µs (minimum instructions at 8MHz oscillation frequency)               |
| Memory sizes PROM           |                   | 24576 bytes                                                               |
|                             |                   | (user ROM capacity: 24446 bytes)                                          |
|                             | RAM               | 640 bytes                                                                 |
| Programmable I/O ports      |                   | 43                                                                        |
| Oscillation frequency       | Main clock f(XIN) | 8 MHz (maximum)                                                           |
|                             | Sub-clock f(XCIN) | 32 kHz (standard) to 50 kHz (maximum)                                     |
| Interrupts                  |                   | 17 sources, 16 vectors                                                    |
|                             |                   | (includes key input interrupt)                                            |
| Timers                      |                   | 8-bit X 3                                                                 |
|                             |                   | 16-bit X 2                                                                |
| Serial I/O                  |                   | 8-bit $	imes$ 1 (operable in clock synchronous mode and UART mode)        |
| A-D converter               |                   | 8-bit X 8 channels                                                        |
| LCD                         | Bias              | Select 1/2 or 1/3                                                         |
| (Liquid Crystal Display)    | Duty ratio        | Select duty ratio value of 2, 3, or 4                                     |
| drive control functions     | Segment output    | 40 (maximum)                                                              |
|                             | Common output     | 4 (maximum)                                                               |
| Clock output function       |                   | 2-bit output                                                              |
| Clock generating circuit    |                   | 2 built-in circuits (connect an external ceramic resonator or an external |
|                             |                   | quartz-crystal oscillator)                                                |
| Power source voltage        |                   | 2.5 V (minimum) to 5.0 V (standard) to 5.5 V (maximum)                    |
|                             |                   | For extended operating temperature version (Ta = $-40 \text{ °C to}$ )    |
|                             |                   | -20 °C): 3.0 V (minimum) to 5.0 V (standard) to 5.5 V (maxi-              |
|                             |                   | [mum)                                                                     |
|                             |                   | *4.0 V (minimum) in high-speed mode. However, at f(XIN) =                 |
|                             |                   | (4 $\times$ Vcc - 8) MHz, 2.5 V to 4.0 V is possible.                     |
| Power dissipation           | High-speed mode   | 32 mW (at 8 MHz oscillation frequency, VCC = 5 V)                         |
|                             | Low-speed mode    | 0.045 mW (at 32 kHz oscillation frequency, VCC = 3 V)                     |
| Operating temperature range |                   | –20 °C to 85 °C                                                           |
|                             |                   | (for extended operating temperature version: -40 °C to 85 °C)             |
| Device structure            |                   | CMOS silicon gate                                                         |
| Packages                    | EPROM version     | 100D0 (0.65 mm-pitch ceramic LCC)                                         |
|                             | One Time PROM     | 100P6S-A (0.65 mm-pitch plastic mold QFP)                                 |
|                             | version           | 100P6D-A (0.5 mm-pitch plastic mold QFP)                                  |

Note: The parts enclosed by thick line denotes performance peculiar to the PROM version.

# APPENDIX

## 3.1 Built-in PROM version

#### 3.1.3 Pin configuration

The pin configuration of the built-in PROM version is the same as that of the mask ROM version. Figure 3.1.1 shows the pin configuration of the EPROM version.



Fig. 3.1.1 Pin configuration of EPROM version (top view)

3.1 Built-in PROM version



Figure 3.1.2 and Figure 3.1.3 show the pin configurations of the One Time PROM version.

Fig. 3.1.2 Pin configuration of One Time PROM version (top view) (1)

# **APPENDIX**

### 3.1 Built-in PROM version



Fig. 3.1.3 Pin configuration of One Time PROM version (top view) (2)

3.1 Built-in PROM version

#### 3.1.4 Functional block diagram

Figure 3.1.4 shows the functional block diagram of the built-in PROM version.



# APPENDIX

### 3.1 Built-in PROM version

#### 3.1.5 Notes on use

Notes on using the built-in PROM version are described below.

#### (1) All products of built-in PROM version

#### ■Notes on programming

- •When programming the contents of the PROM, use the dedicated programming adapter. This permits programming with a general-purpose PROM programmer.
  - At that time, set all of SW1, SW2 and SW3 in the above programming adapter to "OFF."
- •As a high voltage is used for programming, be careful not to apply overvoltage to pins. Special care must be exercised at poweron.

#### ■Notes on reading

When reading out the contents of the PROM, use the dedicated programming adapter as in programming. This permits reading out with a general-purpose PROM programmer.

At that time, set all of SW1, SW2 and SW3 in the programmer to "OFF."

#### ■Notes on using port P70

When using port P70 as an input port in the One Time PROM/EPROM version, connect a resistors of several k externally to port P70 in series. If this pin is not used, connect a resistor of several k externally to Vss in series (for improvement of the value withstand noise operation failure).

For details, refer to "3.2 Countermeasures against noise, 3.2.1 Shortest wiring length, (3) Wiring to the VPP pin of the One Time PROM version and the EPROM version."

#### (2) EPROM Version

#### ■Notes on deleting

- •Sunlight and fluorescent lamps include light which may delete programmed information. For use in the read mode, cover the transparent glass part of the delete window with a seal or others.
- •The seal to cover the transparent glass part is prepared by us.

This seal is metallic (aluminium) for reasons of prevention of information-deleting light and toughness. Be careful not to bring this seal into contact with lead pins of the microcomputer.

•Before deleting information, clean the transparent glass. Finger marks and seal paste may block ultraviolet rays and effect delete characteristics.

#### ■Notes on mounting

•To mount the EPROM version for a purpose other than evaluation, use a suitable mounting socket. When mounting a ceramic package on the socket, fix it securely with silicone resin.

#### (3) One Time PROM version

■Notes on setting the PROM programmer area

•For products shipped in blank, access to the first 128 bytes and addresses FFFE16 and FFFF16 in the built-in PROM user area is inhibited.

Note the above point when setting the PROM programmer area.

#### ■Notes before actual use

The programming test and screening for PROM of the One Time PROM version (shipped in blank) are not performed in the assembly process and the following processes. To ensure reliability after programming, performing programming and test according to the Figure 3.1.5 before actual use are recommended.

| Programming with PROM programmer                      |                                                                                                       |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
|                                                       | 0                                                                                                     |
| Screening (Caution)<br>(Leave at 150 °C for 40 hours) | G                                                                                                     |
|                                                       |                                                                                                       |
| Verification with PROM programmer                     |                                                                                                       |
|                                                       | Caution: The screening temperature is far higher than the storage temperature. Never expose to 150 °C |
| Functional check in target device                     | exceeding 100 hours.                                                                                  |
|                                                       | 3                                                                                                     |

Fig. 3.1.5 Programming and testing of One Time PROM version (shipped in blank)

### 3.2 Countermeasures against noise

### 3.2 Countermeasures against noise

Countermeasures against noise are described below. The following countermeasures are effective against noise in theory, however, it is necessary not only to take measures as follows but to evaluate before actual use.

#### 3.2.1 Shortest wiring length

The wiring on a printed circuit board can function as an antenna which feeds noise into the microcomputer. The shorter the total wiring length (by mm unit), the less the possibility of noise insertion into a microcomputer.

#### (1) Wiring for the reset input pin

Make the length of wiring which is connected to the RESET input pin as short as possible. Especially, connect a capacitor across the RESET input pin and the Vss pin with the shortest possible wiring (within 20 mm).

#### Reason

The reset works to initialize the internal state of a microcomputer.

The width of a pulse input into the RESET pin is determined by the timing necessary conditions. If noise having a shorter pulse width than the standard is input to the RESET input pin, the reset is released before the internal state of the microcomputer is completely initialized. This may cause a program runaway.



Fig. 3.2.1 Wiring for the RESET input pin

#### (2) Wiring for clock input/output pins

- •Make the length of wiring which is connected to clock I/O pins as short as possible.
- •Make the length of wiring (within 20 mm) across the grouding lead of a capacitor which is connected to an oscillator and the Vss pin of a microcomputer as short as possible.
- Separate the Vss pattern only for oscillation from other Vss patterns.



Fig. 3.2.2 Wiring for clock I/O pins

APPENDIX

#### 3.2 Countermeasures against noise

#### Reason

A microcomputer's operation synchronizes with a clock generated by the oscillator (circuit). If noise enters clock

I/O pins, clock waveforms may be deformed. This may cause a program failure or program runaway. Also, if a potential difference is caused by the noise between the Vss level of a microcomputer and the Vss level of an oscillator, the correct clock will not be input in the microcomputer.

# (3) Wiring to the VPP pin of the One Time PROM version and the EPROM version

<When the VSS pin is also used as any other pin than the CNVss<sup>\*1</sup> >

- •Make the length of wiring which is connected to the VPP pin as short as possible.
- •Connect an approximately 5 k $\Omega$  resistor to the VPP pin in serial (refer to **Figure 3.2.3**).
- \*1 When a microcomputer does not have the CNVss pin, the VPP pin is also as the input pin adjacent to the RESET input pin.

#### Reason

The VPP pin of the One Time PROM and the EPROM version is the power source input pin for the built-in PROM. When programming in the built-in PROM, the impedance of the VPP pin is low to allow the electric current for writing flow into the PROM. Because of this, noise can enter easily. If noise enters the VPP pin, abnormal instruction codes or data are read from the built-in PROM, which may cause a program runaway.

# 3.2.2 Connection of a bypass capacitor across the Vss line and the Vcc line

Connect an approximately 0.1  $\mu\text{F}$  bypass capacitor across the Vss line and the Vcc line as follows:

- •Connect a bypass capacitor across the Vss pin and the Vcc pin at equal length.
- •Connect a bypass capacitor across the Vss pin and the Vcc pin with the shortest possible wiring.
- •Use lines with a larger diameter than other signal lines for Vss line and Vcc line.







Fig. 3.2.4 Bypass capacitor across the Vss line and the Vcc line

### 3.2 Countermeasures against noise

#### 3.2.3 Wiring to analog input pins

- •Connect an approximately 100  $\Omega$  to 1 k $\Omega$  resistor to an analog signal line which is connected to an analog input pin in series. Besides, connect the resistor to the microcomputer as close as possible.
- •Connect an approximately 1000 pF capacitor across the Vss pin and the analog input pin. Besides, connect the capacitor to the Vss pin as close as possible.

#### Reason

Signals which is input in an analog input pin (such as an A-D converter input pin) are usually output signals from sensor. The sensor which detects a change of event is installed far from the printed circuit board with a microcomputer, the wiring to an analog input pin is longer necessarily. This long wiring functions as an antenna which feeds noise into the microcomputer, which causes noise to an analog input pin.

If a capacitor between an analog input pin and the Vss pin is grounded at a position far away from the Vss pin, noise on the GND line may enter a microcomputer through the capacitor.

#### 3.2.4 Oscillator concerns

Take care to prevent an oscillator that generates clocks for a microcomputer operation from being affected by other signals.

#### (1) Installing an oscillator away from large current signal lines

Install a microcomputer (and especially an oscillator) as far as possible from signal lines where a current larger than the tolerance of current value flows.

#### Reason

In the system using a microcomputer, there are signal lines for controlling motors, LEDs, and thermal heads or others. When a large current flows through those signal lines, strong noise occurs because of mutual inductance.







Fig. 3.2.6 Wiring for a large current signal line

# APPENDIX

#### 3.2 Countermeasures against noise

#### 3.2.5 Installing an oscillator away from signal lines where potential levels change frequently

Install an oscillator away from signal lines where potential levels change frequently. Also, do not cross such signal lines over the clock lines or the signal lines which are sensitive to noise.

#### Reason

Signal lines where potential levels change frequently (such as the CNTR pin signal line) may affect other lines at signal rising edge or falling edge. If such lines cross over a clock line, clock waveforms may be deformed, which causes a microcomputer failure or a program runaway.

#### 3.2.6 Oscillator protection using Vss pattern

As for a two-sided printed circuit board, print a Vss pattern on the underside (soldering side) of the position (on the component side) where an oscillator is mounted.

Connect the VSS pattern to the microcomputer VSS pin with the shortest possible wiring. Besides, separate this VSS pattern from other VSS patterns.

#### 3.2.7 Setup for I/O ports

Setup I/O ports using hardware and software as follows:

<Hardware>

•Connect a resistor of 100  $\Omega$  or more to an I/O port in series.

#### <Software>

- •As for an input port, read data several times by a program for checking whether input levels are equal or not.
- •As for an output port, since the output data may reverse because of noise, rewrite data to its data register at fixed periods.
- •Rewirte data to direction registers and pull-up control registers (only the product having it) at fixed periods.

When a direction register is set for input port again at fixed periods, a several-nanosecond short pulse may be output from this port. If this is undesirable, connect a capacitor to this port to remove the noise pulse.







Fig. 3.2.8 Vss pattern on the underside of an oscillator





### 3.2 Countermeasures against noise

# 3.2.8 Providing of watchdog timer function by software

If a microcomputer runs away because of noise or others, it can be detected by a software watchdog timer and the microcomputer can be reset to normal operation. This is equal to or more effective than program runaway detection by a hardware watchdog timer. The following shows an example of a watchdog timer provided by software.

In the following example, to reset a microcomputer to normal operation, the main routine detects errors of the interrupt processing routine and the interrupt processing routine detects errors of the main routine.

This example assumes that interrupt processing is repeated multiple times in a single main routine processing.

#### <The main routine>

- •Assigns a single byte of RAM to a software watchdog timer (SWDT) and writes the initial value N in the SWDT once at each execution of the main routine. The initial value N should satisfy the following condition:
- N+1 (Counts of interrupt processing executed in each main routine)

As the main routine execution cycle may change because of an interrupt processing or others, the initial value N should have a margin.

- •Watches the operation of the interrupt processing routine by comparing the SWDT contents with counts of interrupt processing after the initial value N has been set.
- •Detects that the interrupt processing routine has failed and determines to branch to the program initialization routine for recovery processing in the following cases:
- If the SWDT contents do not change after interrupt processing
- ©If the changed SWDT contents are abnormal (In Figure 3.2.10, the main routine determines that the interrupt processing routine has failed only if the SWDT contents do not change).

#### <The interrupt processing routine>

- •Decrements the SWDT contents by 1 at each interrupt processing.
- •Determins that the main routine operates normally when the SWDT contents are reset to the initial value N at almost fixed cycles (at the fixed interrupt processing count).
- •Detects that the main routine has failed and determines to branch to the program initialization routine for recovery processing in the following case:
  - If the SWDT contents are not initialized to the initial value N but continued to decrement and if they exceed the limit (and reach 0 or less)



Fig. 3.2.10 Watchdog timer by software

### 3.3 Control registers

## **3.3 Control registers**



Fig. 3.3.1 Structure of port P1 output control register



Fig. 3.3.2 Structure of port Pi (i = 2, 4 to 8) direction registers



Fig. 3.3.3 Structure of PULL register A

| PULL register B         |         |                                                            |                               |          |   |   |
|-------------------------|---------|------------------------------------------------------------|-------------------------------|----------|---|---|
| b7 b6 b5 b4 b3 b2 b1 b0 |         |                                                            |                               |          |   |   |
|                         | Р       | LL register B (PULLB) [Add                                 | ress 1716]                    |          |   |   |
|                         | -       |                                                            | r                             |          | - |   |
|                         | В       | Name                                                       | Functions                     | At reset | _ | W |
|                         | 0       | P50–P53 pull-up                                            | 0 : No pull-up<br>1 : Pull-up | 0        | 0 | 0 |
|                         | 1       | P54–P57 pull-up                                            | 0 : No pull-up<br>1 : Pull-up | 0        | 0 | 0 |
|                         | 2       | P60–P63 pull-up                                            | 0 : No pull-up<br>1 : Pull-up | 0        | 0 | 0 |
|                         | 3       | P64–P67 pull-up                                            | 0 : No pull-up<br>1 : Pull-up | 0        | 0 | 0 |
|                         | 4       | P71–P73 pull-up                                            | 0 : No pull-up<br>1 : Pull-up | 0        | 0 | 0 |
|                         | 5       | P74–P77 pull-up                                            | 0 : No pull-up<br>1 : Pull-up | 0        | 0 | 0 |
|                         | 6,<br>7 | Nothing is allocated. These to and are fixed to "0" at rea |                               | 0        | 0 | × |
|                         | Not     | : For ports set for the output                             | t mode pull-up is impo        | ssible   | - |   |
|                         | 1100    |                                                            | r mode, puil-up is impo       | 551016.  |   |   |

Fig. 3.3.4 Structure of PULL register B

**3.3 Control registers** 



Fig. 3.3.5 Structure of serial I/O status register

EO'

Serial I/O control register

|                 | В     | Name                                                      | Functions                                                                                                                                                                                   | At reset | R | W |
|-----------------|-------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|---|
|                 | 0     | BRG count source<br>selection bit (CSS)                   | 0: f(XIN)<br>1: f(XIN)/4                                                                                                                                                                    | 0        | 0 | C |
|                 | <br>1 | Serial I/O<br>synchronous clock<br>selection bit<br>(SCS) | <ul> <li>In clock synchronous mode</li> <li>0: BRG output/4</li> <li>1: External clock input</li> <li>In UART mode</li> <li>0: BRG output/16</li> <li>1: External clock input/16</li> </ul> | 0        | 0 | C |
|                 | <br>2 | SRDY output enable<br>bit (SRDY)                          | 0: P47/SRDY pin operates as I/O port P47<br>1: P47/SRDY pin operates as signal output<br>pin SRDY<br>(SRDY signal indicates receive enable state)                                           | 0        | 0 |   |
|                 | <br>3 | Transmit interrupt<br>source selection<br>bit (TIC)       | 0: When transmit buffer has emptied<br>1: When transmit shift operation is<br>completed                                                                                                     | 0        | 0 | C |
|                 | <br>4 | Transmit enable bit<br>(TE)                               | 0: Transmit disabled<br>1: Transmit enabled                                                                                                                                                 | 0        | 0 | C |
|                 | <br>5 | Receive enable bit<br>(RE)                                | 0: Receive disabled<br>1: Receive enabled                                                                                                                                                   | 0        | 0 | C |
| · · · · · · · · | <br>6 | Serial I/O mode selection bit (SIOM)                      | 0: Clock asynchronous serial I/O (UART)<br>mode<br>1: Clock synchronous serial I/O mode                                                                                                     | 0        | 0 | 0 |
|                 | <br>7 | Serial I/O enable bit<br>(SIOE)                           | <ol> <li>O: Serial I/O disabled<br/>(pins P44–P47 operate as I/O pins)</li> <li>Serial I/O enabled<br/>(pins P44–P47 operate as serial I/O pins)</li> </ol>                                 | 0        | 0 | 0 |

Fig. 3.3.6 Structure of serial I/O control register

#### 3.3 Control registers



Fig. 3.3.7 Structure of UART control register

0

Timer X mode register



Fig. 3.3.8 Structure of timer X mode register

### **3.3 Control registers**

Timer Y mode register

| В            | Name                                           | Functions                                                                                                                                                                                                                                                                                                                                 | At reset |     |
|--------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|
| 0<br>to<br>3 | Nothing is allocated.<br>written and are fixed |                                                                                                                                                                                                                                                                                                                                           | 0        | 0 > |
| 4            | Timer Y operating mode bits                    | b5b4<br>0 0 : Timer mode<br>0 1 : Period measurement mode                                                                                                                                                                                                                                                                                 | 0        | 0 0 |
| 5            |                                                | 1 0 : Event counter mode<br>1 1 : Pulse width HL continuously<br>measurement mode                                                                                                                                                                                                                                                         | 0        | 0 0 |
| <br>6        | CNTR1 active edge<br>switch bit                | <ul> <li>•CNTR1 interrupt</li> <li>0: Falling edge active</li> <li>1: Rising edge active</li> <li>•Period measurement mode</li> <li>0: Measure falling edge to<br/>falling edge</li> <li>1: Measure rising edge to<br/>rising edge</li> <li>•Event counter mode</li> <li>0: Rising edge active</li> <li>1: Falling edge active</li> </ul> | 0        | 0.0 |
| 7            | Timer Y stop control bit                       | 0 : Count start<br>1 : Count stop                                                                                                                                                                                                                                                                                                         | 0        | 0 0 |

Fig. 3.3.9 Structure of timer Y mode register



Fig. 3.3.10 Structure of timer 123 mode register







Fig. 3.3.12 Structure of A-D control register

### 3.3 Control registers

Segment output enable register



Fig. 3.3.13 Structure of segment output register



Fig. 3.3.14 Structure of LCD mode register











Fig. 3.3.17 Structure of interrupt request register 1



Fig. 3.3.18 Structure of interrupt request register 2



Fig. 3.3.19 Structure of interrupt control register 1



Fig. 3.3.20 Structure of interrupt control register 2

## 3.4 List of instruction codes

## 3.4 List of instruction codes

|         | 3 – D0   | 0000       | 0001          | 0010                 | 0011        | 0100         | 0101         | 0110         | 0111         | 1000 | 1001          | 1010     | 1011        | 1100          | 1101          | 1110          | 1111         |
|---------|----------|------------|---------------|----------------------|-------------|--------------|--------------|--------------|--------------|------|---------------|----------|-------------|---------------|---------------|---------------|--------------|
|         | adecimal |            |               |                      |             |              |              |              | 7            |      |               |          |             |               |               |               |              |
| D7 – D4 | notation | 0          | 1             | 2                    | 3           | 4            | 5            | 6            | 7            | 8    | 9             | A        | В           | С             | D             | E             | F            |
| 0000    | 0        | BRK        | ORA<br>IND, X | JSR<br>ZP, IND       | BBS<br>0, A | -            | ORA<br>ZP    | ASL<br>ZP    | BBS<br>0, ZP | PHP  | ORA<br>IMM    | ASL<br>A | SEB<br>0, A | _             | ORA<br>ABS    | ASL<br>ABS    | SEB<br>0, ZP |
| 0001    | 1        | BPL        | ORA<br>IND, Y | CLT                  | BBC<br>0, A | -            | ORA<br>ZP, X | ASL<br>ZP, X | BBC<br>0, ZP | CLC  | ORA<br>ABS, Y | DEC<br>A | CLB<br>0, A | _             | ORA<br>ABS, X | ASL<br>ABS, X | CLB<br>0, ZP |
| 0010    | 2        | JSR<br>ABS | AND<br>IND, X | JSR<br>SP            | BBS<br>1, A | BIT<br>ZP    | AND<br>ZP    | ROL<br>ZP    | BBS<br>1, ZP | PLP  | AND<br>IMM    | ROL<br>A | SEB<br>1, A | BIT<br>ABS    | AND<br>ABS    | ROL<br>ABS    | SEB<br>1, ZP |
| 0011    | 3        | BMI        | AND<br>IND, Y | SET                  | BBC<br>1, A | -            | AND<br>ZP, X | ROL<br>ZP, X | BBC<br>1, ZP | SEC  | AND<br>ABS, Y | INC<br>A | CLB<br>1, A | LDM<br>ZP     | AND<br>ABS, X | ROL<br>ABS, X | CLB<br>1, ZP |
| 0100    | 4        | RTI        | EOR<br>IND, X | STP<br>(Note)        | BBS<br>2, A | COM<br>ZP    | EOR<br>ZP    | LSR<br>ZP    | BBS<br>2, ZP | PHA  | EOR<br>IMM    | LSR<br>A | SEB<br>2, A | JMP<br>ABS    | EOR<br>ABS    | LSR<br>ABS    | SEB<br>2, ZP |
| 0101    | 5        | BVC        | EOR<br>IND, Y | _                    | BBC<br>2, A | _            | EOR<br>ZP, X | LSR<br>ZP, X | BBC<br>2, ZP | CLI  | EOR<br>ABS, Y | 0        | CLB<br>2, A | _             | EOR<br>ABS, X | LSR<br>ABS, X | CLB<br>2, ZP |
| 0110    | 6        | RTS        | ADC<br>IND, X | MUL<br>(Note)        | BBS<br>3, A | TST<br>ZP    | ADC<br>ZP    | ROR<br>ZP    | BBS<br>3, ZP | PLA  | ADC<br>IMM    | ROR<br>A | SEB<br>3, A | JMP<br>IND    | ADC<br>ABS    | ROR<br>ABS    | SEB<br>3, ZP |
| 0111    | 7        | BVS        | ADC<br>IND, Y | _                    | BBC<br>3, A | -            | ADC<br>ZP, X | ROR<br>ZP, X | BBC<br>3, ZP | SEI  | ADC<br>ABS, Y | _        | CLB<br>3, A | -             | ADC<br>ABS, X | ROR<br>ABS, X | CLB<br>3, ZP |
| 1000    | 8        | BRA        | STA<br>IND, X | RRF<br>ZP            | BBS<br>4, A | STY<br>ZP    | STA<br>ZP    | STX<br>ZP    | BBS<br>4, ZP | DEY  | -             | TXA      | SEB<br>4, A | STY<br>ABS    | STA<br>ABS    | STX<br>ABS    | SEB<br>4, ZP |
| 1001    | 9        | BCC        | STA<br>IND, Y | _                    | BBC<br>4, A | STY<br>ZP, X | STA<br>ZP, X | STX<br>ZP, Y | BBC<br>4, ZP | TYA  | STA<br>ABS, Y | TXS      | CLB<br>4, A | _             | STA<br>ABS, X | _             | CLB<br>4, ZP |
| 1010    | А        | LDY<br>IMM | LDA<br>IND, X | LDX<br>IMM           | BBS<br>5, A | LDY<br>ZP    | LDA<br>ZP    | LDX<br>ZP    | BBS<br>5, ZP | TAY  | LDA<br>IMM    | TAX      | SEB<br>5, A | LDY<br>ABS    | LDA<br>ABS    | LDX<br>ABS    | SEB<br>5, ZP |
| 1011    | В        | BCS        | LDA<br>IND, Y | JMP<br>ZP, IND       | BBC<br>5, A | LDY<br>ZP, X | LDA<br>ZP, X | LDX<br>ZP, Y | BBC<br>5, ZP | CLV  | LDA<br>ABS, Y | TSX      | CLB<br>5, A | LDY<br>ABS, X | LDA<br>ABS, X | LDX<br>ABS, Y | CLB<br>5, ZP |
| 1100    | с        | CPY<br>IMM | CMP<br>IND, X | SLW<br>(Note)<br>WIT | BBS<br>6, A | CPY<br>ZP    | CMP<br>ZP    | DEC<br>ZP    | BBS<br>6, ZP | INY  | CMP<br>IMM    | DEX      | SEB<br>6, A | CPY<br>ABS    | CMP<br>ABS    | DEC<br>ABS    | SEB<br>6, ZP |
| 1101    | D        | BNE        | CMP<br>IND, Y | K                    | BBC<br>6, A | -            | CMP<br>ZP, X | DEC<br>ZP, X | BBC<br>6, ZP | CLD  | CMP<br>ABS, Y | _        | CLB<br>6, A | _             | CMP<br>ABS, X | DEC<br>ABS, X | CLB<br>6, ZP |
| 1110    | E        | CPX<br>IMM | SBC<br>IND, X | FST<br>(Note)<br>DIV | BBS<br>7, A | CPX<br>ZP    | SBC<br>ZP    | INC<br>ZP    | BBS<br>7, ZP | INX  | SBC<br>IMM    | NOP      | SEB<br>7, A | CPX<br>ABS    | SBC<br>ABS    | INC<br>ABS    | SEB<br>7, ZP |
| 1111    | F        | BEQ        | SBC<br>IND, Y | _                    | BBC<br>7, A | _            | SBC<br>ZP, X | INC<br>ZP, X | BBC<br>7, ZP | SED  | SBC<br>ABS, Y | _        | CLB<br>7, A | _             | SBC<br>ABS, X | INC<br>ABS, X | CLB<br>7, ZP |

3-byte instruction

2-byte instruction

1-byte instruction

## 3.5 Machine instructions

|                             |                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                               | Γ  |     |   |   |    |    |   | Α  | ddr | essi | ing r    | nod | le |    |    |   |          |      |   |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|---|---|----|----|---|----|-----|------|----------|-----|----|----|----|---|----------|------|---|
| Symbol                      | Function                                                                                                                                                                                                                  | Details                                                                                                                                                                                                                                                                                                                                                                       |    | IMF | Ρ |   | I  | MM |   |    | А   |      | В        | IT, | A  |    | ΖP |   | Ы        | т, z | Р |
|                             |                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                               | OP | n   | 1 | # | OP | n  | # | OP | n   | #    | OP       | n   | #  | OP | n  | # | OP       | n    | # |
| ADC<br>(Note 1)<br>(Note 5) | When T = 0<br>$A \leftarrow A + M + C$<br>When T = 1<br>$M(X) \leftarrow M(X) + M + C$                                                                                                                                    | Adds the carry, accumulator and memory con-<br>tents. The results are entered into the<br>accumulator.<br>Adds the contents of the memory in the ad-<br>dress indicated by index register X, the<br>contents of the memory specified by the ad-<br>dressing mode and the carry. The results are<br>entered into the memory at the address indi-<br>cated by index register X. |    |     |   |   | 69 | 2  | 2 |    |     |      |          |     |    | 65 | 3  | 2 |          |      |   |
| AND<br>(Note 1)             | When T = 0<br>$A \leftarrow A \land M$<br>When T = 1<br>$M(X) \leftarrow M(X) \land M$                                                                                                                                    | "AND's" the accumulator and memory con-<br>tents.<br>The results are entered into the accumulator.<br>"AND's" the contents of the memory of the ad-<br>dress indicated by index register X and the<br>contents of the memory specified by the ad-<br>dressing mode. The results are entered into<br>the memory at the address indicated by index<br>register X.               |    |     |   |   | 29 | 2  | 2 |    |     |      |          |     |    | 25 | 3  | 2 |          |      |   |
| ASL                         | 7 0<br>C← ←0                                                                                                                                                                                                              | Shifts the contents of accumulator or contents<br>of memory one bit to the left. The low order bit<br>of the accumulator or memory is cleared and<br>the high order bit is shifted into the carry flag.                                                                                                                                                                       |    |     | ( |   |    | 3  |   | 0A | 2   | 1    |          |     |    | 06 | 5  | 2 |          |      |   |
| BBC<br>(Note 4)             | Ab or Mb = 0?                                                                                                                                                                                                             | Branches when the contents of the bit speci-<br>fied in the accumulator or memory is "0".                                                                                                                                                                                                                                                                                     |    |     |   |   |    |    |   |    |     |      | 13<br>2i | 4   | 2  |    |    |   | 17<br>2i | 5    | 3 |
| BBS<br>(Note 4)             | Ab or Mb = 1?                                                                                                                                                                                                             | Branches when the contents of the bit speci-<br>fied in the accumulator or memory is "1".                                                                                                                                                                                                                                                                                     |    |     |   |   |    |    |   |    |     |      | 03<br>2i | 4   | 2  |    |    |   | 07<br>2i | 5    | 3 |
| BCC<br>(Note 4)             | C = 0?                                                                                                                                                                                                                    | Branches when the contents of carry flag is "0".                                                                                                                                                                                                                                                                                                                              |    |     |   |   |    |    |   |    |     |      |          |     |    |    |    |   |          |      |   |
| BCS<br>(Note 4)             | C = 1?                                                                                                                                                                                                                    | Branches when the contents of carry flag is "1".                                                                                                                                                                                                                                                                                                                              |    |     |   |   |    |    |   |    |     |      |          |     |    |    |    |   |          |      |   |
| BEQ<br>(Note 4)             | Z = 1?                                                                                                                                                                                                                    | Branches when the contents of zero flag is "1".                                                                                                                                                                                                                                                                                                                               |    |     |   |   |    |    |   |    |     |      |          |     |    |    |    |   |          |      |   |
| BIT                         | АЛМ                                                                                                                                                                                                                       | "AND's" the contents of accumulator and memory. The results are not entered any-where.                                                                                                                                                                                                                                                                                        |    |     |   |   |    |    |   |    |     |      |          |     |    | 24 | 3  | 2 |          |      |   |
| BMI<br>(Note 4)             | N = 1?                                                                                                                                                                                                                    | Branches when the contents of negative flag is "1".                                                                                                                                                                                                                                                                                                                           |    |     |   |   |    |    |   |    |     |      |          |     |    |    |    |   |          |      |   |
| BNE<br>(Note 4)             | Z = 0?                                                                                                                                                                                                                    | Branches when the contents of zero flag is "0".                                                                                                                                                                                                                                                                                                                               |    |     |   |   |    |    |   |    |     |      |          |     |    |    |    |   |          |      |   |
| BPL<br>(Note 4)             | N = 0?                                                                                                                                                                                                                    | Branches when the contents of negative flag is "0".                                                                                                                                                                                                                                                                                                                           |    |     |   |   |    |    |   |    |     |      |          |     |    |    |    |   |          |      |   |
| BRA                         | $PC \gets PC \pm offset$                                                                                                                                                                                                  | Jumps to address specified by adding offset to the program counter.                                                                                                                                                                                                                                                                                                           |    |     |   |   |    |    |   |    |     |      |          |     |    |    |    |   |          |      |   |
| BRK                         | $\begin{array}{l} B \leftarrow 1 \\ M(S) \leftarrow PCH \\ S \leftarrow S-1 \\ M(S) \leftarrow PCL \\ S \leftarrow S-1 \\ M(S) \leftarrow PS \\ S \leftarrow S-1 \\ PCL \leftarrow ADL \\ PCH \leftarrow ADH \end{array}$ | Executes a software interrupt.                                                                                                                                                                                                                                                                                                                                                | 00 | 7   |   | 1 |    |    |   |    |     |      |          |     |    |    |    |   |          |      |   |

| Γ  |               |   |    |     |     |     |    |     |   |    |     |   |    |     | Ad | dres | sin | g me | ode |       |    |    |     |   |    |     |   |    |     |   |    |    |   | F  | Proc | esso | or st | atus | s reç | giste | er |
|----|---------------|---|----|-----|-----|-----|----|-----|---|----|-----|---|----|-----|----|------|-----|------|-----|-------|----|----|-----|---|----|-----|---|----|-----|---|----|----|---|----|------|------|-------|------|-------|-------|----|
|    | <u>Z</u> P, 2 | х |    | ZP, | Y   |     | /  | ABS | 3 | A  | BS, | Х | A  | BS, | Y  |      | IND |      | ZF  | P, IN | 1D | 11 | ۱D, | Х | 11 | ۱D, | Y |    | REL |   |    | SP |   | 7  | 6    | 5    | 4     | 3    | 2     | 1     | 0  |
| OP | n             | # | OF | 'n  | n # | ¥ ( | OP | n   | # | OP | n   | # | OP | n   | #  | OP   | n   | #    | OP  | n     | #  | OP | n   | # | OP | n   | # | OP | n   | # | OP | n  | # | N  | V    | т    | в     | D    | I     | z     | с  |
| 75 | 4             | 2 |    |     |     |     | 6D | 4   | 3 | 7D | 5   | 3 | 79 | 5   | 3  |      |     |      |     |       |    | 61 | 6   | 2 | 71 | 6   | 2 |    |     |   |    |    |   | N  | V    | •    | •     | •    | •     | Z     | С  |
| 35 | 4             | 2 |    |     |     |     | 2D | 4   |   | 3D |     |   | 39 | 5   | 3  |      |     |      |     |       |    | 21 | 6   | 2 | 31 | 6   | 2 |    | Q   |   |    |    |   | N  | •    | •    | •     | •    | •     | z     | •  |
| 16 | 6             | 2 |    |     |     |     | 0E | 6   | 3 | 1E | 7   | 3 |    |     |    |      |     |      |     |       |    |    |     |   |    | Ĉ   |   |    |     |   |    |    |   | N  | •    | •    | •     | •    | •     | z     | С  |
|    |               |   |    |     |     |     |    |     |   |    |     |   |    |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | •  | •    | •    | •     | •    | •     | •     | •  |
|    |               |   |    |     |     |     |    |     |   |    |     |   |    |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | •  | •    | •    | •     | •    | •     | •     | •  |
|    |               |   |    |     |     |     |    |     |   |    |     |   |    |     |    |      |     |      | 6   |       |    |    |     |   |    |     |   | 90 | 2   | 2 |    |    |   | •  | •    | •    | •     | •    | •     | •     | •  |
|    |               |   |    |     |     |     |    |     |   |    |     |   |    |     |    |      | 5   |      |     |       |    |    |     |   |    |     |   | В0 |     | 2 |    |    |   | •  | •    | •    | •     | •    | •     | •     | •  |
|    |               |   |    |     |     |     |    |     |   |    |     |   |    |     |    |      |     |      |     |       |    |    |     |   |    |     |   | F0 | 2   | 2 |    |    |   | •  | •    | •    | •     | •    | •     | •     | •  |
|    |               |   |    |     |     |     | 2C | 4   | 3 |    |     |   |    |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | M7 | M6   | •    | •     | •    | •     | Z     | •  |
|    |               |   |    |     |     |     |    |     |   |    |     |   |    |     |    |      |     |      |     |       |    |    |     |   |    |     |   | 30 | 2   | 2 |    |    |   | •  | •    | •    | •     | •    | •     | •     | •  |
|    |               |   |    |     |     |     |    |     |   |    |     |   |    |     |    |      |     |      |     |       |    |    |     |   |    |     |   | D0 | 2   | 2 |    |    |   | •  | •    | •    | •     | •    | •     | •     | •  |
|    |               |   |    |     |     |     |    |     |   |    |     |   |    |     |    |      |     |      |     |       |    |    |     |   |    |     |   | 10 |     | 2 |    |    |   | •  | •    | •    | •     | •    | •     | •     | •  |
|    |               |   |    |     |     |     |    |     |   |    |     |   |    |     |    |      |     |      |     |       |    |    |     |   |    |     |   | 80 | 4   | 2 |    |    |   | •  | •    | •    | •     | •    | •     | •     | •  |
|    |               |   |    |     |     |     |    |     |   |    |     |   |    |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | •  | •    | •    | 1     | •    | 1     | •     | •  |

|                 |                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                |    |     |   |    |     |   | 4  | ٨ddr | essi | ing      | mod  | le |    |    |   |          |       |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|---|----|-----|---|----|------|------|----------|------|----|----|----|---|----------|-------|
| Symbol          | Function                                                                                                                                               | Details                                                                                                                                                                                                                                                                                                                                                                        |    | IMP | ) |    | IMN | 1 |    | А    |      | E        | зіт, | A  |    | ΖP |   | BI       | T, ZP |
| BVC             | V = 0?                                                                                                                                                 | Branches when the contents of overflow flag is                                                                                                                                                                                                                                                                                                                                 | OP | n   | # | OP | n   | # | OP | n    | #    | OF       | 'n   | #  | OP | n  | # | OP       | n ‡   |
| (Note 4)        | -                                                                                                                                                      | "0".                                                                                                                                                                                                                                                                                                                                                                           |    |     |   |    |     |   |    |      |      |          |      |    |    |    |   |          |       |
| BVS<br>(Note 4) | V = 1?                                                                                                                                                 | Branches when the contents of overflow flag is "1".                                                                                                                                                                                                                                                                                                                            |    |     |   |    |     |   |    |      |      |          |      |    |    |    |   |          |       |
| CLB             | Ab or Mb ← 0                                                                                                                                           | Clears the contents of the bit specified in the accumulator or memory to "0."                                                                                                                                                                                                                                                                                                  |    |     |   |    |     |   |    |      |      | 1B<br>2i | 2    | 1  |    |    |   | 1F<br>2i | 5 2   |
| CLC             | C ← 0                                                                                                                                                  | Clears the contents of the carry flag to "0".                                                                                                                                                                                                                                                                                                                                  | 18 | 2   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |       |
| CLD             | D ← 0                                                                                                                                                  | Clears the contents of decimal mode flag to "0."                                                                                                                                                                                                                                                                                                                               | D8 | 2   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |       |
| CLI             | I ← 0                                                                                                                                                  | Clears the contents of interrupt disable flag to "0."                                                                                                                                                                                                                                                                                                                          | 58 | 2   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |       |
| CLT             | T ← 0                                                                                                                                                  | Clears the contents of index X mode flag to "0."                                                                                                                                                                                                                                                                                                                               | 12 | 2   | 1 | 1  |     | K | 2  |      |      |          |      |    |    |    |   |          |       |
| CLV             | $V \leftarrow 0$                                                                                                                                       | Clears the contents of overflow flag to "0."                                                                                                                                                                                                                                                                                                                                   | B8 | 2   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |       |
| CMP<br>(Note 3) | When $T = 0$<br>A - M<br>When $T = 1$<br>M(X) - M                                                                                                      | Compares the contents of accumulator and<br>memory.<br>Compares the contents of the memory speci-<br>fied by the addressing mode with the contents<br>of the address indicated by index register X.                                                                                                                                                                            |    |     |   | C9 | 2   | 2 |    |      |      |          |      |    | C5 | 3  | 2 |          |       |
| СОМ             | $M \leftarrow \overline{M}$                                                                                                                            | Forms a one's complement of the contents of memory, and stores it into memory.                                                                                                                                                                                                                                                                                                 |    |     |   |    |     |   |    |      |      |          |      |    | 44 | 5  | 2 |          |       |
| СРХ             | X – M                                                                                                                                                  | Compares the contents of index register X and memory.                                                                                                                                                                                                                                                                                                                          |    |     |   | E0 | 2   | 2 |    |      |      |          |      |    | E4 | 3  | 2 |          |       |
| CPY             | Y – M                                                                                                                                                  | Compares the contents of index register Y and memory.                                                                                                                                                                                                                                                                                                                          |    |     |   | C0 | 2   | 2 |    |      |      |          |      |    | C4 | 3  | 2 |          |       |
| DEC             | $A \leftarrow A - 1 \text{ or}$<br>$M \leftarrow M - 1$                                                                                                | Decrements the contents of the accumulator or memory by 1.                                                                                                                                                                                                                                                                                                                     |    |     |   |    |     |   | 1A | 2    | 1    |          |      |    | C6 | 5  | 2 |          |       |
| DEX             | $X \leftarrow X - 1$                                                                                                                                   | Decrements the contents of index register X by 1.                                                                                                                                                                                                                                                                                                                              | СА | 2   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |       |
| DEY             | $Y \leftarrow Y - 1$                                                                                                                                   | Decrements the contents of index register Y by 1.                                                                                                                                                                                                                                                                                                                              | 88 | 2   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |       |
| DIV             | $\begin{array}{l} A \leftarrow (M(zz+X+1),\\ M(zz+X)) \ / \ A\\ M(S) \leftarrow 1 \ \ s \ complement \\ of \ Remainder\\ S \leftarrow S-1 \end{array}$ | Divides the 16-bit data that is the contents of M ( $zz + x + 1$ ) for high byte and the contents of M ( $zz + x$ ) for low byte by the accumulator. Stores the quotient in the accumulator and the 1's complement of the remainder on the stack.                                                                                                                              |    |     |   |    |     |   |    |      |      |          |      |    |    |    |   |          |       |
| EOR<br>(Note 1) | When T = 0<br>A $\leftarrow$ A $\forall$ M<br>When T = 1<br>M(X) $\leftarrow$ M(X) $\forall$ M                                                         | "Exclusive-ORs" the contents of accumulator<br>and memory. The results are stored in the ac-<br>cumulator.<br>"Exclusive-ORs" the contents of the memory<br>specified by the addressing mode and the<br>contents of the memory at the address indi-<br>cated by index register X. The results are<br>stored into the memory at the address indi-<br>cated by index register X. |    |     |   | 49 | 2   | 2 |    |      |      |          |      |    | 45 | 3  | 2 |          |       |
| FST             |                                                                                                                                                        | Connects oscillator output to the XouT pin.                                                                                                                                                                                                                                                                                                                                    | E2 | 2   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |       |
| INC             | $A \leftarrow A + 1 \text{ or}$<br>$M \leftarrow M + 1$                                                                                                | Increments the contents of accumulator or memory by 1.                                                                                                                                                                                                                                                                                                                         |    |     |   |    |     |   | ЗA | 2    | 1    |          |      |    | E6 | 5  | 2 |          |       |
| INX             | $X \leftarrow X + 1$                                                                                                                                   | Increments the contents of index register X by 1.                                                                                                                                                                                                                                                                                                                              | E8 | 2   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |       |
| INY             | Y ← Y + 1                                                                                                                                              | Increments the contents of index register Y by 1.                                                                                                                                                                                                                                                                                                                              | C8 | 2   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |       |

|         |    |     | ABS           OP         n           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I           I         I |     | ABS  | 1 |    | IND |   |   |     | -  | n<br>n | _   | IND,<br>P n | # | OP<br>50 | 2 | # Q<br>2<br>2 | SI<br>OP r | P # | 7<br>* N<br>*<br>* | 6<br>V<br>• | 5<br>T<br>•<br>• | 4<br>B<br>•<br>• | 3<br>D<br>• | 2<br> <br>•<br>• | 1 0<br>Z C<br>• •<br>• •<br>• • |
|---------|----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|---|----|-----|---|---|-----|----|--------|-----|-------------|---|----------|---|---------------|------------|-----|--------------------|-------------|------------------|------------------|-------------|------------------|---------------------------------|
| D5 4 2  |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |      | # | OP | n   | # |   | n # | OP | n      | # 0 | P n         |   | 50       | 2 | 2             | OP r       | n # | •                  | •           | •                | •                | •           | •                | • •                             |
|         |    |     | DD 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3   |      |   |    |     |   |   |     |    |        |     |             |   |          |   |               |            |     | •                  | •           | •                | •                | •           | •                | •••                             |
|         |    | 4 3 | DD 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3   |      |   |    |     |   |   |     |    |        |     |             |   |          |   |               |            |     |                    |             |                  |                  |             |                  |                                 |
|         | CD | 4 3 | DD 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3   |      |   |    |     |   |   |     |    |        |     |             |   |          |   |               |            |     | ·                  | •           | •                | •                | •           | •                | • 0                             |
|         | CD | 4 3 | DD 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3   |      |   |    |     |   |   |     |    |        |     |             |   |          |   |               |            |     |                    |             |                  |                  |             |                  |                                 |
|         | CD | 4 3 | DD 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3   |      |   |    |     |   |   |     | -  |        |     |             |   |          |   |               |            |     | ŀ                  | •           | •                | •                | 0           | •                | ••                              |
|         | CD | 4 3 | DD 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3 [ |      |   |    |     | _ |   |     |    |        |     |             |   |          |   |               |            |     | •                  | •           | •                | •                | •           | 0                | • •                             |
|         | CD | 4 3 | DD 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3   |      |   |    |     |   | _ | _   |    |        |     |             |   |          |   | -             |            |     | '<br> .            | 0           | •                | •                | •           | •                | •••                             |
| D6 6 2  |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     | D9 5 | 3 |    |     |   |   |     | C1 | 6      | 2 D | 1 6         | 2 |          |   |               |            |     | N                  | •           | •                | •                | •           | •                | z c                             |
| D6 6 2  |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |      |   |    |     |   |   |     |    |        |     |             |   |          |   |               |            |     | N                  | •           | •                | •                | •           | •                | z •                             |
| D6 6 2  | EC | 4 3 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |      |   |    |     |   |   |     |    |        |     |             |   |          |   |               |            |     | N                  | •           | •                | •                | •           | •                | z c                             |
| D6 6 2  | сс |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |      |   |    |     | 0 |   |     |    |        |     |             |   |          |   |               |            |     | N                  | •           | •                | •                | •           | •                | z c                             |
|         | CE | 6 3 | DE 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3   |      |   |    |     |   |   |     |    |        |     |             |   |          |   |               |            |     | N                  | •           | •                | •                | •           | •                | Z •                             |
|         |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |      | - |    |     |   |   |     |    |        |     |             |   |          | _ | _             |            |     | N<br>N             | •           | •                | •                | •           | •                | z •<br>z •                      |
| E2 16 2 |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |      |   |    |     |   |   |     |    |        |     |             |   |          |   |               |            |     | •                  | •           | •                | •                | •           | •                | • •                             |
|         |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |      |   |    |     |   |   |     |    |        |     |             |   |          |   |               |            |     |                    |             |                  |                  |             |                  |                                 |
| 55 4 2  | 4D | 4 3 | 5D 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3   | 59 5 | 3 |    |     |   |   |     | 41 | 6      | 2 5 | 1 6         | 2 |          |   |               |            |     | N                  |             | •                | •                | •           | •                | Z •                             |
|         |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |      |   |    |     |   |   |     |    |        |     |             |   |          |   |               |            |     | •                  | •           | •                | •                | •           | •                | • •                             |
| F6 6 2  | EE | 6 3 | FE 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3   |      |   |    |     |   |   |     |    |        |     |             |   |          |   |               |            |     | N                  |             | •                | •                | •           | •                | z •<br>z •                      |
|         |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     | +    |   |    |     |   |   |     |    |        |     | _           |   |          |   | _             |            |     | N<br>N             |             | •                | •                | •           | •                | z •<br>z •                      |

|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                         |    |     |   |    |    |   | 4  | Addre | essi | ing | moc | le |    |    |   |    |      |   |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|---|----|----|---|----|-------|------|-----|-----|----|----|----|---|----|------|---|
| Symbol          | Function                                                                                                                                                                                                                                                                                                                                                                                                                                              | Details                                                                                                                                                                                                                                                                                                                 |    | IMF | > |    | IM | Λ |    | А     |      | E   | ыт, | A  |    | ΖP |   | BI | т, z | P |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                         | OP | n   | # | OF | 'n | # | OP | n     | #    | OP  | n   | #  | OP | n  | # | OP | n    | # |
| JMP             | $\begin{array}{l} \text{If addressing mode is ABS} \\ \text{PCL} \leftarrow \text{ADL} \\ \text{PCH} \leftarrow \text{ADH} \\ \text{If addressing mode is IND} \\ \text{PCL} \leftarrow \text{M} (\text{ADH}, \text{ADL}) \\ \text{PCH} \leftarrow \text{M} (\text{ADH}, \text{ADL} + 1) \\ \text{If addressing mode is ZP, IND} \\ \text{PCL} \leftarrow \text{M}(00, \text{ADL}) \\ \text{PCH} \leftarrow \text{M}(00, \text{ADL} + 1) \end{array}$ | Jumps to the specified address.                                                                                                                                                                                                                                                                                         |    |     |   |    |    |   |    |       |      |     |     |    |    |    |   |    |      |   |
| JSR             | $\begin{array}{l} M(S) \leftarrow PCH \\ S \leftarrow S - 1 \\ M(S) \leftarrow PCL \\ S \leftarrow S - 1 \\ After executing the above, \\ \text{if addressing mode is ABS,} \\ PCL \leftarrow ADL \\ PCH \leftarrow ADH \\ \text{If addressing mode is SP,} \\ PCL \leftarrow ADL \\ PCH \leftarrow FF \\ \text{If addressing mode is ZP, IND,} \\ PCL \leftarrow M(00, ADL) \\ PCH \leftarrow M(00, ADL + 1) \end{array}$                            | After storing contents of program counter in stack, and jumps to the specified address.                                                                                                                                                                                                                                 |    |     |   |    |    | R |    |       |      |     |     |    |    |    |   |    |      |   |
| LDA<br>(Note 2) | $ \begin{array}{l} When \ T = 0 \\ A \leftarrow M \\ When \ T = 1 \\ M(X) \leftarrow M \end{array} $                                                                                                                                                                                                                                                                                                                                                  | Load accumulator with contents of memory.<br>Load memory indicated by index register X<br>with contents of memory specified by the ad-<br>dressing mode.                                                                                                                                                                |    |     |   | A9 | 2  | 2 |    |       |      |     |     |    | A5 | 3  | 2 |    |      |   |
| LDM             | M ← nn                                                                                                                                                                                                                                                                                                                                                                                                                                                | Load memory with immediate value.                                                                                                                                                                                                                                                                                       |    |     |   |    |    |   |    |       |      |     |     |    | зC | 4  | 3 |    |      |   |
| LDX             | $X \leftarrow M$                                                                                                                                                                                                                                                                                                                                                                                                                                      | Load index register X with contents of memory.                                                                                                                                                                                                                                                                          |    |     |   | A2 | 2  | 2 |    |       |      |     |     |    | A6 | 3  | 2 |    |      |   |
| LDY             | $Y \leftarrow M$                                                                                                                                                                                                                                                                                                                                                                                                                                      | Load index register Y with contents of memory.                                                                                                                                                                                                                                                                          |    |     |   | AO | 2  | 2 |    |       |      |     |     |    | A4 | 3  | 2 |    |      |   |
| LSR             | $\begin{array}{ccc} 7 & 0 \\ 0 \rightarrow \square \rightarrow C \end{array}$                                                                                                                                                                                                                                                                                                                                                                         | Shift the contents of accumulator or memory<br>to the right by one bit.<br>The low order bit of accumulator or memory is<br>stored in carry, 7th bit is cleared.                                                                                                                                                        |    |     |   |    |    |   | 4A | 2     | 1    |     |     |    | 46 | 5  | 2 |    |      |   |
| MUL<br>(Note 5) | $\begin{array}{l} M(S) \cdot A \leftarrow A \times M(zz + X) \\ S \leftarrow S - 1 \end{array}$                                                                                                                                                                                                                                                                                                                                                       | Multiplies the accumulator with the contents of<br>memory specified by the zero page X address-<br>ing mode and stores the high byte of the result<br>on the stack and the low byte in the accumula-<br>tor.                                                                                                            |    |     |   |    |    |   |    |       |      |     |     |    |    |    |   |    |      |   |
| NOP             | $PC \leftarrow PC + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                | No operation.                                                                                                                                                                                                                                                                                                           | ΕA | 2   | 1 |    |    |   |    |       |      |     |     |    |    |    |   |    |      |   |
| ORA<br>(Note 1) | When T = 0<br>$A \leftarrow A \lor M$<br>When T = 1<br>$M(X) \leftarrow M(X) \lor M$                                                                                                                                                                                                                                                                                                                                                                  | "Logical OR's" the contents of memory and ac-<br>cumulator. The result is stored in the<br>accumulator.<br>"Logical OR's" the contents of memory indi-<br>cated by index register X and contents of<br>memory specified by the addressing mode.<br>The result is stored in the memory specified by<br>index register X. |    |     |   | 09 | 2  | 2 |    |       |      |     |     |    | 05 | 3  | 2 |    |      |   |

|    |       |   |    |               |   |    |     |   |    |     |   |    |     | Ad | dres | sing | g ma | ode |       |    |    |     |   |    |     |   |    |     |   |    |    |   | F      | roc | esso | or st | atus | s reg | jiste  | r        |
|----|-------|---|----|---------------|---|----|-----|---|----|-----|---|----|-----|----|------|------|------|-----|-------|----|----|-----|---|----|-----|---|----|-----|---|----|----|---|--------|-----|------|-------|------|-------|--------|----------|
| Z  | ZP, 3 | x | Z  | <u>Έ</u> Ρ, Έ | Y |    | ABS | 3 | A  | BS, | Х | A  | BS, | Y  |      | IND  |      | ZF  | P, IN | ID | ١١ | ۱D, | х | ١١ | ۱D, | Y | 1  | REL |   |    | SP |   | 7      | 6   | 5    | 4     | 3    | 2     | 1      | 0        |
| OP | n     | # | OP | n             | # | OP | n   | # | OP | n   | # | OP | n   | #  | OP   | n    | #    | OP  | n     | #  | OP | n   | # | OP | n   | # | OP | n   | # | OP | n  | # | Ν      | v   | т    | в     | D    | I     | z      | с        |
|    |       |   |    |               |   | 4C | 3   | 3 |    |     |   |    |     |    | 6C   | 5    | 3    | B2  | 4     | 2  |    |     |   |    |     |   |    |     |   |    |    |   | •      | •   | •    | •     | •    | •     | •      | •        |
|    |       |   |    |               |   | 20 | 6   | 3 |    |     |   |    |     |    |      |      |      | 02  | 7     | 2  |    |     |   |    |     |   |    | Ç   |   | 22 | 5  | 2 | •      | •   | •    | •     | •    | •     | •      | •        |
| B5 | 4     | 2 |    |               |   | AD | 4   | 3 | BD | 5   | 3 | B9 | 5   | 3  |      |      |      |     |       |    | A1 | 6   | 2 | B1 | 6   | 2 |    |     |   |    |    |   | N<br>• | •   | •    | •     | •    | •     | 2<br>• | •        |
|    |       |   |    |               |   |    |     |   |    |     |   |    |     |    |      |      |      | 1   |       |    |    |     |   |    |     |   |    |     |   |    |    |   | -      | •   | •    | •     | •    | •     |        | <u> </u> |
|    |       |   | B6 | 4             | 2 | AE | 4   | 3 |    |     |   | BE | 5   | 3  |      | 6    |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | N      | •   | •    | •     | •    | •     | Z      | •        |
| В4 | 4     | 2 |    |               |   | AC | 4   | 3 | вс | 5   | 3 |    |     |    |      |      |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | N      | •   | •    | •     | •    | •     | Z      | •        |
| 56 | 6     | 2 |    |               |   | 4E | 6   | 3 | 5E | 7   | 3 |    |     |    |      |      |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | 0      | •   | •    | •     | •    | •     | Z      | С        |
| 62 | 15    | 2 |    |               |   |    |     |   |    |     |   |    |     |    |      |      |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | •      | •   | •    | •     | •    | •     | •      | •        |
|    |       |   |    |               |   |    |     |   |    |     |   |    |     |    |      |      |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | •      | •   | •    | •     | •    | •     | •      | •        |
| 15 | 4     | 2 |    |               |   | 0D | 4   | 3 | 1D | 5   | 3 | 19 | 5   | 3  |      |      |      |     |       |    | 01 | 6   | 2 | 11 | 6   | 2 |    |     |   |    |    |   | N      | •   | •    | •     | •    | •     | Z      | •        |

|                             |                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                           |    |     |   |    |     |   | 4  | ddro | essi | ing i    | moc  | le |    |    |   |          |      |   |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|---|----|-----|---|----|------|------|----------|------|----|----|----|---|----------|------|---|
| Symbol                      | Function                                                                                                                                                          | Details                                                                                                                                                                                                                                                                                                                                                                                                                                   |    | IMF | > |    | IMN | 1 |    | А    |      | E        | BIT, | A  |    | ΖP |   | Ы        | т, z | P |
|                             |                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                           | OP | n   | # | OP | n   | # | OP | n    | #    | OP       | n    | #  | OP | n  | # | OP       | n    | # |
| PHA                         | $\begin{array}{l} M(S) \leftarrow A \\ S \leftarrow S - 1 \end{array}$                                                                                            | Saves the contents of the accumulator in memory at the address indicated by the stack pointer and decrements the contents of stack pointer by 1.                                                                                                                                                                                                                                                                                          | 48 | 3   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |      |   |
| PHP                         | $\begin{array}{l} M(S) \leftarrow PS \\ S \leftarrow S - 1 \end{array}$                                                                                           | Saves the contents of the processor status register in memory at the address indicated by the stack pointer and decrements the contents of the stack pointer by 1.                                                                                                                                                                                                                                                                        | 08 | 3   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |      |   |
| PLA                         | $\begin{array}{l} S \leftarrow S + 1 \\ A \leftarrow M(S) \end{array}$                                                                                            | Increments the contents of the stack pointer<br>by 1 and restores the accumulator from the<br>memory at the address indicated by the stack<br>pointer.                                                                                                                                                                                                                                                                                    | 68 | 4   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |      |   |
| PLP                         | $S \leftarrow S + 1$<br>$PS \leftarrow M(S)$                                                                                                                      | Increments the contents of stack pointer by 1<br>and restores the processor status register<br>from the memory at the address indicated by<br>the stack pointer.                                                                                                                                                                                                                                                                          | 28 | 4   | 1 |    |     | 2 |    |      |      |          |      |    |    |    |   |          |      |   |
| ROL                         | 7 0<br>←□□←℃←                                                                                                                                                     | Shifts the contents of the memory or accumu-<br>lator to the left by one bit. The high order bit is<br>shifted into the carry flag and the carry flag is<br>shifted into the low order bit.                                                                                                                                                                                                                                               |    |     |   |    |     |   | 2A | 2    | 1    |          |      |    | 26 | 5  | 2 |          |      |   |
| ROR                         |                                                                                                                                                                   | Shifts the contents of the memory or accumu-<br>lator to the right by one bit. The low order bit is<br>shifted into the carry flag and the carry flag is<br>shifted into the high order bit.                                                                                                                                                                                                                                              |    |     |   |    |     |   | 6A | 2    | 1    |          |      |    | 66 | 5  | 2 |          |      |   |
| RRF                         |                                                                                                                                                                   | Rotates the contents of memory to the right by 4 bits.                                                                                                                                                                                                                                                                                                                                                                                    |    |     |   |    |     |   |    |      |      |          |      |    | 82 | 8  | 2 |          |      |   |
| RTI                         | $\begin{array}{l} S \leftarrow S + 1 \\ PS \leftarrow M(S) \\ S \leftarrow S + 1 \\ PCL \leftarrow M(S) \\ S \leftarrow S + 1 \\ PCH \leftarrow M(S) \end{array}$ | Returns from an interrupt routine to the main routine.                                                                                                                                                                                                                                                                                                                                                                                    | 40 | 6   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |      |   |
| RTS                         | $\begin{array}{c} S \leftarrow S + 1 \\ PCL \leftarrow M(S) \\ S \leftarrow S + 1 \\ PCH \leftarrow M(S) \end{array}$                                             | Returns from a subroutine to the main routine.                                                                                                                                                                                                                                                                                                                                                                                            | 60 | 6   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |      |   |
| SBC<br>(Note 1)<br>(Note 5) | When T = 0<br>$A \leftarrow A - M - \overline{C}$<br>When T = 1<br>$M(X) \leftarrow M(X) - M - \overline{C}$                                                      | Subtracts the contents of memory and<br>complement of carry flag from the contents of<br>accumulator. The results are stored into the<br>accumulator.<br>Subtracts contents of complement of carry flag<br>and contents of the memory indicated by the<br>addressing mode from the memory at the ad-<br>dress indicated by index register X. The<br>results are stored into the memory of the ad-<br>dress indicated by index register X. |    |     |   | E9 | 2   | 2 |    |      |      |          |      |    | E5 | 3  | 2 |          |      |   |
| SEB                         | Ab or Mb ← 1                                                                                                                                                      | Sets the specified bit in the accumulator or memory to "1."                                                                                                                                                                                                                                                                                                                                                                               |    |     |   |    |     |   |    |      |      | 0B<br>2i | 2    | 1  |    |    |   | 0F<br>2i | 5    | 2 |
| SEC                         | C ← 1                                                                                                                                                             | Sets the contents of the carry flag to "1."                                                                                                                                                                                                                                                                                                                                                                                               | 38 | 2   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |      |   |
| SED                         | D ← 1                                                                                                                                                             | Sets the contents of the decimal mode flag to "1."                                                                                                                                                                                                                                                                                                                                                                                        | F8 | 2   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |      |   |
| SEI                         | ← 1                                                                                                                                                               | Sets the contents of the interrupt disable flag to "1."                                                                                                                                                                                                                                                                                                                                                                                   | 78 | 2   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |      |   |
| SET                         | T ← 1                                                                                                                                                             | Sets the contents of the index X mode flag to "1."                                                                                                                                                                                                                                                                                                                                                                                        | 32 | 2   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |      |   |
| SLW                         |                                                                                                                                                                   | Disconnects the oscillator output from the Xout pin.                                                                                                                                                                                                                                                                                                                                                                                      | C2 | 2   | 1 |    |     |   |    |      |      |          |      |    |    |    |   |          |      |   |

| Γ  |       |   |    |     |   |   |   |    |   |    |     |   |          |     | Ad | dres | sin | g me | ode |       |    |    |     |   |    |     |   |    |     |   |    |    |   | F | roc | esso | or sta | atus  | s reç | giste | r |
|----|-------|---|----|-----|---|---|---|----|---|----|-----|---|----------|-----|----|------|-----|------|-----|-------|----|----|-----|---|----|-----|---|----|-----|---|----|----|---|---|-----|------|--------|-------|-------|-------|---|
|    | ZP, I | Х |    | ZP, | Y |   | A | BS | ; | A  | BS, | Х | A        | BS, | Y  |      | IND |      | ZF  | P, IN | ١D | IN | ۱D, | Х | 11 | ND, | Y | I  | REL |   |    | SP |   | 7 |     | 5    | 4      |       | 2     | 1     | 0 |
| OP | n     | # | OP | 'n  | # | 0 | P | n  | # | OP | n   | # | OP       | n   | #  | OP   | n   | #    | OP  | n     | #  | OP | n   | # | OP | n   | # | OP | n   | # | OP | n  | # | N | v   | т    | в      | D     | I     | z     | С |
|    |       |   |    |     |   |   |   |    |   |    |     |   |          |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | • | •   | •    | •      | •     | •     | •     | • |
|    |       |   |    |     |   |   |   |    |   |    |     |   |          |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | • | •   | •    | •      | •     | •     | •     | • |
|    |       |   |    |     |   |   |   |    |   |    |     |   |          |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | Ν | •   | •    | •      | •     | •     | z     | • |
|    |       |   |    |     |   |   |   |    |   |    |     |   |          |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   |   | (Va | lue  | save   | əd ir | n sta | ack)  |   |
| 36 | 6     | 2 |    |     |   | 2 | E | 6  | 3 | 3E | 7   | 3 |          |     |    |      |     |      |     |       |    |    |     |   | -  |     |   |    |     |   |    |    |   | Ν | •   | •    | •      | •     | •     | Z     | С |
| 76 | 6     | 2 |    |     |   | 6 | E | 6  | 3 | 7E | 7   | 3 |          |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | Ν | •   | •    | •      | •     | •     | z     | С |
|    |       |   |    |     |   |   |   |    |   |    |     |   |          |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | • | •   | •    | •      | •     | •     | •     | • |
|    |       |   |    |     |   |   |   |    |   |    |     |   |          |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   |   | (Va | lue  | save   | əd ir | n sta | ack)  |   |
|    |       |   |    |     |   |   |   |    |   |    |     |   |          |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | • | •   | •    | •      | •     | •     | •     | • |
| F5 | 4     | 2 |    |     |   | E | D | 4  | 3 | FD | 5   | 3 | F9       | 5   | 3  |      |     |      |     |       |    | E1 | 6   | 2 | F1 | 6   | 2 |    |     |   |    |    |   | Z | V   | •    | •      | •     | •     | z     | С |
|    |       |   |    |     |   |   |   |    |   |    |     |   |          |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | • | •   | •    | •      | •     | •     | •     | • |
|    |       |   |    |     |   |   |   |    |   |    |     |   |          |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | • | •   | •    | •      | •     | •     | •     | 1 |
|    |       |   |    |     |   |   |   |    |   |    |     |   |          |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | • | •   | •    | •      | 1     | •     | •     | • |
| ╞  |       |   |    |     |   |   | + |    |   |    |     |   | $\vdash$ |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | • | •   | 1    | •      |       | •     | •     | • |
|    |       |   |    | +   |   |   | + |    |   |    |     |   |          |     |    |      |     |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | • | •   | •    | •      | •     | •     | •     | • |

## 3.5 Machine instructions

|                 |                  |                                                                  |    |     |   |    |     |   | Α  | ddr | ess | ing i | mod  | le |    |    |   |    |      |   |
|-----------------|------------------|------------------------------------------------------------------|----|-----|---|----|-----|---|----|-----|-----|-------|------|----|----|----|---|----|------|---|
| Symbol          | Function         | Details                                                          |    | IMP | ) |    | IMN | 1 |    | А   |     | E     | BIT, | A  |    | ΖP |   | BI | т, z | P |
|                 |                  |                                                                  | OP | n   | # | OP | n   | # | OP | n   | #   | OP    | n    | #  | OP | n  | # | OP | n    | # |
| STA             | $M \gets A$      | Stores the contents of accumulator in memory.                    |    |     |   |    |     |   |    |     |     |       |      |    | 85 | 4  | 2 |    |      |   |
| STP<br>(Note 5) |                  | Stops the oscillator.                                            | 42 | 2   | 1 |    |     |   |    |     |     |       |      |    |    |    |   |    |      |   |
| STX             | $M \leftarrow X$ | Stores the contents of index register X in memory.               |    |     |   |    |     |   |    |     |     |       |      |    | 86 | 4  | 2 |    |      |   |
| STY             | $M \gets Y$      | Stores the contents of index register Y in memory.               |    |     |   |    |     |   |    |     |     |       |      |    | 84 | 4  | 2 |    |      |   |
| ТАХ             | $X \gets A$      | Transfers the contents of the accumulator to index register X.   | AA | 2   | 1 |    |     |   |    |     |     |       |      |    |    |    |   |    |      |   |
| TAY             | $A \to Y$        | Transfers the contents of the accumulator to index register Y.   | A8 | 2   | 1 |    |     |   |    |     |     |       |      |    |    |    |   |    |      |   |
| TST             | M = 0?           | Tests whether the contents of memory are "0" or not.             |    |     |   | l  |     | X | 2  |     |     |       |      |    | 64 | 3  | 2 |    |      |   |
| TSX             | $X \leftarrow S$ | Transfers the contents of the stack pointer to index register X. | ΒА | 2   | 1 |    |     |   |    |     |     |       |      |    |    |    |   |    |      |   |
| ТХА             | $A \leftarrow X$ | Transfers the contents of index register X to the accumulator.   | 8A | 2   | 1 |    |     |   |    |     |     |       |      |    |    |    |   |    |      |   |
| TXS             | $S \leftarrow X$ | Transfers the contents of index register X to the stack pointer. | 9A | 2   | 1 |    |     |   |    |     |     |       |      |    |    |    |   |    |      |   |
| TYA             | $A \gets Y$      | Transfers the contents of index register Y to the accumulator.   | 98 | 2   | 1 |    |     |   |    |     |     |       |      |    |    |    |   |    |      |   |
| WIT<br>(Note 5) |                  | Stops the internal clock.                                        | C2 | 2   | 1 |    |     |   |    |     |     |       |      |    |    |    |   |    |      |   |

Notes 1 : The number of cycles "n" is increased by 3 when T is 1.
2 : The number of cycles "n" is increased by 2 when T is 1.
3 : The number of cycles "n" is increased by 1 when T is 1.
4 : The number of cycles "n" is increased by 2 when branching has occurred.
5 : N, V, and Z flags are invalid in decimal operation mode.

| Γ  |       |   |    |               |   |    |     |   |    |     |   |    |     | Ad | dres | sing | g me | ode |       |    |    |     |   |    |     |   |    |     |   |    |    |   | F | Proc | esso | or st | atu | s reç | giste | ər |
|----|-------|---|----|---------------|---|----|-----|---|----|-----|---|----|-----|----|------|------|------|-----|-------|----|----|-----|---|----|-----|---|----|-----|---|----|----|---|---|------|------|-------|-----|-------|-------|----|
| Z  | ZP, 2 | ĸ | z  | <u>.</u> P, ` | Y |    | ABS | 6 | A  | BS, | Х | A  | BS, | Y  |      | IND  |      | ZF  | P, IN | ID | 11 | ۱D, | х | 11 | ١D, | Y |    | REL | - |    | SP |   | 7 | 6    | 5    | 4     | 3   | 2     | 1     | 0  |
| OP | n     | # | OP | n             | # | OP | n   | # | OP | n   | # | OP | n   | #  | OP   | n    | #    | OP  | n     | #  | OP | n   | # | OP | n   | # | OP | n   | # | OP | n  | # | Ν | v    | т    | в     | D   | I     | z     | С  |
| 95 | 5     | 2 |    |               |   | 8D | 5   | 3 | 9D | 6   | 3 | 99 | 6   | 3  |      |      |      |     |       |    | 81 | 7   | 2 | 91 | 7   | 2 |    |     |   |    |    |   | • | •    | •    | •     | •   | •     | •     | •  |
|    |       |   |    |               |   |    |     |   |    |     |   |    |     |    |      |      |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | • | •    | •    | •     | •   | •     | •     | •  |
|    |       |   | 96 | 5             | 2 | 8E | 5   | 3 |    |     |   |    |     |    |      |      |      |     |       | _  |    |     |   |    |     |   |    |     |   |    |    |   | • | •    | •    | •     | •   | •     | •     | •  |
| 94 | 5     | 2 |    |               |   | 8C | 5   | 3 |    |     |   |    |     |    |      |      |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | • | •    | •    | •     | •   | •     | •     | •  |
|    |       |   |    |               |   |    |     |   |    |     |   |    |     |    |      |      |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | N | •    | •    | •     | •   | •     | z     | •  |
|    |       |   |    |               |   |    |     |   |    |     |   |    |     |    |      |      |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | N | •    | •    | •     | •   | •     | z     | •  |
|    |       |   |    |               |   |    |     |   |    |     |   |    |     |    |      |      |      |     |       |    |    |     |   |    |     | 1 | 87 | 4   |   |    |    |   | Ν | •    | •    | •     | •   | •     | z     | •  |
|    |       |   |    |               |   |    |     |   |    |     |   |    |     |    |      |      |      |     |       |    |    |     |   |    | 1   |   |    |     |   |    |    |   | Ν | •    | •    | •     | •   | •     | z     | •  |
|    |       |   |    |               |   |    |     |   |    |     |   |    |     |    |      |      |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | Ν | •    | •    | •     | •   | •     | z     | •  |
|    |       |   |    |               |   |    |     |   |    |     |   |    |     |    |      |      |      |     |       |    | 6  |     |   |    |     |   |    |     |   |    |    |   | • | •    | •    | •     | •   | •     | •     | •  |
|    |       |   |    |               |   |    |     |   |    |     |   |    |     |    |      |      |      | _   | <     |    |    |     |   |    |     |   |    |     |   |    |    |   | N | •    | •    | •     | •   | •     | z     | •  |
|    |       |   |    |               |   |    |     |   |    |     |   |    |     |    |      |      |      |     |       |    |    |     |   |    |     |   |    |     |   |    |    |   | • | •    | •    | •     | •   | •     | •     | •  |

| IND, YIndirect Y addressing modedressing modeRELRelative addressing modeM(X)Memory of address indicated by contents of in<br>register XCCarry flagM(S)Memory of address indicated by contents of st<br>pointerZZero flagM(ADH, ADL)Contents of memory at address indicated by ADH<br>ADL, in ADH is 8 high-order bits and ADL is 8 low-ou<br>bits.BBreak flagM(00, ADL)Contents of address indicated by zero page ADL<br>VVOverflow flagAb1 bit of accumulatorNNegative flagMb1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Symbol  | Contents                                    | Symbol       | Contents                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------|--------------|----------------------------------------------------|
| A       Accumulator or Accumulator addressing mode       A       Logical AND         BIT, A       Accumulator bit relative addressing mode       V       Logical AND         ZP       Zero page addressing mode        Negation         BIT, ZP       Zero page bit relative addressing mode        Negation         ZP, X       Zero page Y addressing mode       X       Index register X         ZP, Y       Zero page Y addressing mode       S       Stack pointer         ZP, Y       Zero page Y addressing mode       PC       Program counter         ABS       Absolute addressing mode       PC       Program counter         ABS, X       Absolute X addressing mode       PCH       8 high-order bits of program counter         ABS, Y       Absolute X addressing mode       PCL       8 low-order bits of program counter         IND       Indirect absolute addressing mode       PCL       8 low-order bits of address         ZP, IND       Zero page indirect absolute addressing mode       M       Memory specified by address designation of any         IND, X       Indirect X addressing mode       M       Memory of address indicated by contents of in         SP       Special page addressing mode       M(X)       Memory of address indicated by contents of st <td< td=""><td>IMP</td><td>Implied addressing mode</td><td>+</td><td>Addition</td></td<>                         | IMP     | Implied addressing mode                     | +            | Addition                                           |
| BIT, AAccumulator bit relative addressing modeVLogical ANDZPZero page addressing mode—NegationBIT, ZPZero page bit relative addressing modeXIndex register XBIT, ZPZero page bit relative addressing modeXIndex register XZP, XZero page X addressing modeYIndex register XZP, YZero page Y addressing modePCProgram counterABSAbsolute addressing modePSProcessor status registerABS, XAbsolute addressing modePCL8 high-order bits of program counterABS, YAbsolute Y addressing modePCL8 low-order bits of program counterINDIndirect absolute addressing modeADL8 low-order bits of addressZP, INDZero page indirect absolute addressing modeFFFF in Hexadecimal notationIND, XIndirect X addressing modeMMemory specified by address designation of any dressing modeRELRelative addressing modeM(X)Memory of address indicated by contents of in register XCCarry flagM(S)Memory of address indicated by contents of st pointerZZero flagM(ADH, ADL)Contents of memory at address indicated by ADH adDL, in ADH is 8 high-order bits and ADL is 8 low-objectZP, INDDecimal mode flagM(00, ADL)Contents of address indicated by zero page ADL is 8 low-objectRELRelative addressing modeM(ADH, ADL)Contents of address indicated by zero page ADL is 8 low-objectSPSpecial page addressing mode <td>IMM</td> <td>Immediate addressing mode</td> <td>-</td> <td>Subtraction</td>                               | IMM     | Immediate addressing mode                   | -            | Subtraction                                        |
| BIT, A       Accumulator bit relative addressing mode       ∀       Logical exclusive OR         ZP       Zero page addressing mode       ←       Shows direction of data flow         BIT, ZP       Zero page bit relative addressing mode       X       Index register X         ZP, X       Zero page X addressing mode       S       Stack pointer         ZP, X       Zero page Y addressing mode       PC       Program counter         ABS       Absolute addressing mode       PS       Processor status register         ABS, X       Absolute X addressing mode       PCH       8 high-order bits of program counter         ABS, Y       Absolute X addressing mode       PCL       8 low-order bits of program counter         IND       Indirect absolute addressing mode       PCL       8 low-order bits of address         ZP, IND       Zero page indirect absolute addressing mode       FF       FF in Hexadecimal notation         IND, X       Indirect X addressing mode       M       Memory specified by address designation of any         IND, Y       Indirect X addressing mode       M(X)       Memory of address indicated by contents of in register X         C       Carry flag       M(S)       Memory of address indicated by contents of in register X         C       Carry flag       M(ADH, ADL)       Cont                                                                 | А       | Accumulator or Accumulator addressing mode  | Λ            | Logical OR                                         |
| ZP     Zero page addressing mode     —     Negation       BIT, ZP     Zero page bit relative addressing mode     ←     Shows direction of data flow       BIT, ZP     Zero page bit relative addressing mode     X     Index register X       ZP, X     Zero page X addressing mode     S     Stack pointer       ZP, Y     Zero page Y addressing mode     PC     Program counter       ABS     Absolute addressing mode     PS     Processor status register       ABS, Y     Absolute Y addressing mode     PCL     8 low-order bits of program counter       IND     Indirect absolute addressing mode     PCL     8 low-order bits of address       ZP, IND     Zero page indirect absolute addressing mode     FF     FF       IND, X     Indirect X addressing mode     FF     FF       IND, X     Indirect X addressing mode     M     Memory specified by address designation of any dressing mode       IND, Y     Indirect Y addressing mode     M(X)     Memory of address indicated by contents of in register X       SP     Special page addressing mode     M(X)     Memory of address indicated by contents of in register X       IND, Y     Indirect Y addressing mode     M(S)     Memory of address indicated by contents of in register X       C     Carry flag     M(S)     Memory of address indicated by contents of st pointer </td <td></td> <td></td> <td>V</td> <td>Logical AND</td> |         |                                             | V            | Logical AND                                        |
| ZP       Zero page addressing mode       ←       Shows direction of data flow         BIT, ZP       Zero page bit relative addressing mode       X       Index register X         ZP, X       Zero page X addressing mode       S       Stack pointer         ZP, Y       Zero page Y addressing mode       PC       Program counter         ABS       Absolute Addressing mode       PC       Processor status register         ABS, X       Absolute X addressing mode       PCL       8 high-order bits of program counter         ABS, Y       Absolute X addressing mode       PCL       8 high-order bits of program counter         IND       Indirect absolute addressing mode       PCL       8 low-order bits of address         ZP, IND       Zero page indirect absolute addressing mode       ADH       8 high-order bits of address         ZP, IND       Zero page indirect absolute addressing mode       M       Memory specified by address designation of any dressing mode         IND, X       Indirect X addressing mode       M       Memory of address indicated by contents of in register X         IND, Y       Indirect Y addressing mode       M(X)       Memory of address indicated by contents of is to pointer         C       Carry flag       M(S)       Memory of address indicated by contents of st pointer         I       In                                               | BIT, A  | Accumulator bit relative addressing mode    | ¥            | Logical exclusive OR                               |
| BIT, ZPZero page bit relative addressing modeXIndex register XZP, XZero page X addressing modeSS Stack pointerZP, YZero page Y addressing modePCProgram counterABSAbsolute addressing modePSProcessor status registerABS, XAbsolute X addressing modePCH8 high-order bits of program counterABS, YAbsolute X addressing modePCL8 low-order bits of program counterINDIndirect absolute addressing modeADL8 low-order bits of addressZP, INDZero page indirect absolute addressing modeFFFF in Hexadecimal notationIND, XIndirect X addressing modeFFFF in Hexadecimal notationIND, YIndirect Y addressing modeM(X)Memory specified by address designation of any dressing modeRELRelative addressing modeM(X)Memory of address indicated by contents of in register XCCarry flagM(S)Memory of address indicated by contents of st pointerIInterrupt disable flagM(ADH, ADL)Contents of memory at address indicated by ADH ADL, in ADH is 8 high-order bits and ADL is 8 low-order bits.BBreak flagM(00, ADL)Contents of address indicated by zero page ADL bits.VOverflow flagAb1 bit of accumulator                                                                                                                                                                                                                                                                                                               |         |                                             | —            | Negation                                           |
| ZP, XZero page X addressing modeYIndex register YZP, YZero page Y addressing modePCProgram counterABSAbsolute addressing modePSProcessor status registerABS, XAbsolute X addressing modePCH8 high-order bits of program counterABS, YAbsolute Y addressing modePCL8 low-order bits of program counterINDIndirect absolute addressing modeADH8 high-order bits of addressZP, INDZero page indirect absolute addressing modeADL8 low-order bits of addressZP, INDZero page indirect absolute addressing modeFFFF in Hexadecimal notationIND, XIndirect X addressing modeMMemory specified by address designation of any<br>dressing modeIND, YIndirect X addressing modeM(X)Memory of address indicated by contents of in<br>register XCCarry flagM(S)Memory of address indicated by contents of st<br>pointerZZero flagM(ADH, ADL)Contents of memory at address indicated by ADH is 8 high-order bits and ADL is 8 low-order bits.BBreak flagM(00, ADL)Contents of address indicated by zero page ADL is 8 high.VOverflow flagAb1 bit of accumulatorNNegative flagMb1 bit of accumulator                                                                                                                                                                                                                                                                                                                            | ZP      | Zero page addressing mode                   | $\leftarrow$ | Shows direction of data flow                       |
| ZP, XZero page X addressing modeSStack pointerZP, YZero page Y addressing modePCProgram counterABSAbsolute addressing modePSProcessor status registerABS, XAbsolute X addressing modePCH8 high-order bits of program counterABS, YAbsolute X addressing modePCL8 low-order bits of program counterINDIndirect absolute addressing modeADH8 high-order bits of addressZP, INDZero page indirect absolute addressing modeFFFF in Hexadecimal notationIND, XIndirect X addressing modeMMemory specified by address designation of any<br>dressing modeIND, YIndirect Y addressing modeM(X)Memory specified by address indicated by contents of in<br>register XSPSpecial page addressing modeM(X)Memory of address indicated by contents of st<br>pointerIInterrupt disable flagM(S)Memory of address indicated by contents of st<br>pointerIInterrupt disable flagM(ADH, ADL)Contents of memory at address indicated by ADH<br>ADL, in ADH is 8 high-order bits and ADL is 8 low-order<br>bits.BBreak flagM(00, ADL)Contents of address indicated by zero page ADL<br>bits.VOverflow flagAb1 bit of accumulatorNNegative flagMb1 bit of memory                                                                                                                                                                                                                                                                       | BIT, ZP | Zero page bit relative addressing mode      | Х            | Index register X                                   |
| ZP, YZero page Y addressing modePCProgram counterABSAbsolute addressing modePSProcessor status registerABS, XAbsolute X addressing modePCH8 high-order bits of program counterABS, YAbsolute X addressing modePCL8 low-order bits of program counterABS, YAbsolute X addressing modePCL8 low-order bits of addressABS, YAbsolute X addressing modeADH8 high-order bits of addressINDIndirect absolute addressing modeFFFF in Hexadecimal notationIND, XIndirect X addressing modeFFFF in Hexadecimal notationIND, YIndirect Y addressing modeMMemory specified by address designation of any<br>dressing modeRELRelative addressing modeM(X)Memory of address indicated by contents of in<br>register XCCarry flagM(S)Memory of address indicated by contents of st<br>pointerIInterrupt disable flagM(ADH, ADL)Contents of memory at address indicated by ADH<br>ADL, in ADH is 8 high-order bits and ADL is 8 low-or<br>bits.BBreak flagM(00, ADL)Contents of address indicated by zero page ADL<br>bits.VOverflow flagAb1 bit of accumulatorNNegative flagMb1 bit of memory                                                                                                                                                                                                                                                                                                                                     |         |                                             | Y            | Index register Y                                   |
| ABSAbsolute addressing modePSProcessor status registerABS, XAbsolute X addressing modePCH8 high-order bits of program counterABS, YAbsolute Y addressing modePCL8 low-order bits of program counterINDIndirect absolute addressing modeADH8 high-order bits of addressZP, INDZero page indirect absolute addressing modeFFFF in Hexadecimal notationIND, XIndirect X addressing modeMMemory specified by address designation of any<br>dressing modeIND, YIndirect Y addressing modeMMemory specified by address indicated by contents of in<br>register XSPSpecial page addressing modeM(X)Memory of address indicated by contents of st<br>pointerIInterrupt disable flagM(S)Memory of address indicated by ADH<br>address indicated by ADH<br>aDL, in ADH is 8 high-order bits and ADL is 8 low-order bits and ADL is 8 low-orderBBreak flagM(00, ADL)Contents of address indicated by zero page ADL<br>bits.VOverflow flagMb1 bit of accumulator                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ZP, X   | Zero page X addressing mode                 | S            | Stack pointer                                      |
| ABS, XAbsolute X addressing modePCH8 high-order bits of program counterABS, YAbsolute Y addressing modePCL8 low-order bits of program counterINDIndirect absolute addressing modeADH8 high-order bits of addressZP, INDZero page indirect absolute addressing modeFFFF in Hexadecimal notationIND, XIndirect X addressing modeMMemory specified by address designation of any<br>dressing modeIND, YIndirect Y addressing modeMMemory specified by address indicated by contents of in<br>register XRELRelative addressing modeM(X)Memory of address indicated by contents of st<br>pointerZZero flagM(S)Memory of address indicated by contents of st<br>pointerIInterrupt disable flagM(ADH, ADL)Contents of memory at address indicated by ADH<br>ADL, in ADH is 8 high-order bits and ADL is 8 low-orderBBreak flagM(00, ADL)Contents of address indicated by zero page ADL<br>VVOverflow flagAb1 bit of accumulatorNNegative flagMb1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ZP, Y   | Zero page Y addressing mode                 | PC           | Program counter                                    |
| ABS, YAbsolute Y addressing modePCL8 low-order bits of program counterINDIndirect absolute addressing modeADH8 high-order bits of addressZP, INDZero page indirect absolute addressing modeFFFF in Hexadecimal notationIND, XIndirect X addressing modeFFFF in Hexadecimal notationIND, YIndirect Y addressing modeMMemory specified by address designation of any<br>dressing modeIND, YIndirect Y addressing modeM(X)Memory of address indicated by contents of in<br>register XCCarry flagM(S)Memory of address indicated by contents of st<br>pointerIInterrupt disable flagM(ADH, ADL)Contents of memory at address indicated by ADH<br>ADL, in ADH is 8 high-order bits and ADL is 8 low-or<br>bits.BBreak flagM(00, ADL)Contents of address indicated by zero page ADL<br>VVOverflow flagAb1 bit of accumulatorNNegative flagMb1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ABS     | Absolute addressing mode                    | PS           | Processor status register                          |
| INDIndirect absolute addressing modeADH8 high-order bits of addressZP, INDZero page indirect absolute addressing modeFFFF in Hexadecimal notationIND, XIndirect X addressing modeFFFF in Hexadecimal notationIND, YIndirect Y addressing modeMMemory specified by address designation of any<br>dressing modeRELRelative addressing modeM(X)Memory of address indicated by contents of in<br>register XCCarry flagM(S)Memory of address indicated by contents of st<br>pointerIInterrupt disable flagM(ADH, ADL)Contents of memory at address indicated by ADH<br>ADL, in ADH is 8 high-order bits and ADL is 8 low-o<br>bits.DDecimal mode flagM(00, ADL)Contents of address indicated by zero page ADL<br>VVOverflow flagAb1 bit of accumulatorNNegative flagMb1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ABS, X  | Absolute X addressing mode                  | РСн          | 8 high-order bits of program counter               |
| ZP, INDZero page indirect absolute addressing modeADL8 low-order bits of addressIND, XIndirect X addressing modeFFFF in Hexadecimal notationIND, YIndirect Y addressing modeMMemory specified by address designation of any<br>dressing modeRELRelative addressing modeM(X)Memory of address indicated by contents of in<br>register XCCarry flagM(S)Memory of address indicated by contents of st<br>pointerIInterrupt disable flagM(ADH, ADL)Contents of memory at address indicated by ADH<br>ADL, in ADH is 8 high-order bits and ADL is 8 low-order<br>bits.TX-modified arithmetic mode flagM(00, ADL)Contents of address indicated by zero page ADL<br>VVOverflow flagAb1 bit of accumulatorNNegative flagMb1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ABS, Y  | Absolute Y addressing mode                  | PCL          | 8 low-order bits of program counter                |
| ZP, INDZero page indirect absolute addressing modeFFFF in Hexadecimal notationIND, XIndirect X addressing modeMMemory specified by address designation of any<br>dressing modeIND, YIndirect Y addressing modeMMemory specified by address designation of any<br>dressing modeRELRelative addressing modeM(X)Memory of address indicated by contents of in<br>register XCCarry flagM(S)Memory of address indicated by contents of st<br>pointerIInterrupt disable flagM(ADH, ADL)Contents of memory at address indicated by ADH<br>ADL, in ADH is 8 high-order bits and ADL is 8 low-or<br>bits.DDecimal mode flagM(00, ADL)Contents of address indicated by zero page ADL<br>VVOverflow flagAb1 bit of accumulatorNNegative flagMb1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | IND     | Indirect absolute addressing mode           | ADH          | 8 high-order bits of address                       |
| IND, XIndirect X addressing modennImmediate valueIND, YIndirect Y addressing modeMMemory specified by address designation of any<br>dressing modeRELRelative addressing modeM(X)Memory of address indicated by contents of in<br>register XCCarry flagM(S)Memory of address indicated by contents of st<br>pointerIInterrupt disable flagM(ADH, ADL)Contents of memory at address indicated by ADH<br>ADL, in ADH is 8 high-order bits and ADL is 8 low-ou<br>bits.TX-modified arithmetic mode flagM(00, ADL)Contents of address indicated by zero page ADL<br>VVOverflow flagAb1 bit of accumulatorNNegative flagMb1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |                                             |              | 8 low-order bits of address                        |
| IND, XIndirect X addressing modeMMemory specified by address designation of any<br>dressing modeIND, YIndirect Y addressing modeM(X)Memory specified by address designation of any<br>dressing modeRELRelative addressing modeM(X)Memory of address indicated by contents of in<br>register XCCarry flagM(S)Memory of address indicated by contents of st<br>pointerZZero flagM(ADH, ADL)Contents of memory at address indicated by ADH<br>ADL, in ADH is 8 high-order bits and ADL is 8 low-ou<br>bits.DDecimal mode flagM(00, ADL)Contents of address indicated by zero page ADL<br>VVOverflow flagAb1 bit of accumulatorNNegative flagMb1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ZP, IND | Zero page indirect absolute addressing mode | FF           | FF in Hexadecimal notation                         |
| IND, YIndirect Y addressing modedressing modeRELRelative addressing modeM(X)Memory of address indicated by contents of in<br>register XSPSpecial page addressing modeM(S)Memory of address indicated by contents of st<br>pointerCCarry flagM(S)Memory of address indicated by contents of st<br>pointerIInterrupt disable flagM(ADH, ADL)Contents of memory at address indicated by ADH<br>ADL, in ADH is 8 high-order bits and ADL is 8 low-ou<br>bits.BBreak flagM(00, ADL)Contents of address indicated by zero page ADL<br>VVOverflow flagAb1 bit of accumulatorNNegative flagMb1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |                                             |              |                                                    |
| RELRelative addressing modeM(X)Memory of address indicated by contents of in<br>register XCCarry flagM(S)Memory of address indicated by contents of st<br>pointerZZero flagM(S)Memory of address indicated by contents of st<br>pointerIInterrupt disable flagM(ADH, ADL)Contents of memory at address indicated by ADH<br>ADL, in ADH is 8 high-order bits and ADL is 8 low-ou<br>bits.BBreak flagM(00, ADL)Contents of address indicated by zero page ADL<br>VVOverflow flagAb1 bit of accumulatorNNegative flagMb1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | IND, X  | Indirect X addressing mode                  | M            | Memory specified by address designation of any ad- |
| SP       Special page addressing mode       register X         C       Carry flag       M(S)       Memory of address indicated by contents of st pointer         I       Interrupt disable flag       M(ADH, ADL)       Contents of memory at address indicated by ADH         D       Decimal mode flag       M(ADH, ADL)       Contents of memory at address indicated by ADH         B       Break flag       M(00, ADL)       Contents of address indicated by zero page ADL         V       Overflow flag       Ab       1 bit of accumulator         N       Negative flag       Mb       1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | · · ·   | 5                                           |              | dressing mode                                      |
| C       Carry flag       M(S)       Memory of address indicated by contents of st pointer         Z       Zero flag       Interrupt disable flag       M(ADH, ADL)       Contents of memory at address indicated by ADH         D       Decimal mode flag       M(ADH, ADL)       Contents of memory at address indicated by ADH is 8 high-order bits and ADL is 8 low-order bits.         T       X-modified arithmetic mode flag       M(00, ADL)       Contents of address indicated by zero page ADL is 0 bits.         V       Overflow flag       Ab       1 bit of accumulator         N       Negative flag       Mb       1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         | 5                                           | M(X)         | Memory of address indicated by contents of index   |
| Z       Zero flag       pointer         I       Interrupt disable flag       M(ADH, ADL)       Contents of memory at address indicated by ADH         D       Decimal mode flag       ADL, in ADH is 8 high-order bits and ADL is 8 low-order bits.         B       Break flag       bits.         T       X-modified arithmetic mode flag       M(00, ADL)       Contents of address indicated by zero page ADL         V       Overflow flag       Ab       1 bit of accumulator         N       Negative flag       Mb       1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |                                             |              | 5                                                  |
| I     Interrupt disable flag     M(ADH, ADL)     Contents of memory at address indicated by ADH       D     Decimal mode flag     ADL, in ADH is 8 high-order bits and ADL is 8 low-order bits.       B     Break flag     bits.       T     X-modified arithmetic mode flag     M(00, ADL)       V     Overflow flag     Ab       N     Negative flag     Mb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | С       |                                             | M(S)         | Memory of address indicated by contents of stack   |
| D       Decimal mode flag       ADL, in ADH is 8 high-order bits and ADL is 8 low-order bits.         B       Break flag       bits.         T       X-modified arithmetic mode flag       M(00, ADL)         V       Overflow flag       Ab         N       Negative flag       Mb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Z       | 5                                           |              |                                                    |
| B     Break flag     bits.       T     X-modified arithmetic mode flag     M(00, ADL)     Contents of address indicated by zero page ADL       V     Overflow flag     Ab     1 bit of accumulator       N     Negative flag     Mb     1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1       |                                             | M(ADH, ADL)  | Contents of memory at address indicated by ADH and |
| T     X-modified arithmetic mode flag     M(00, ADL)     Contents of address indicated by zero page ADL       V     Overflow flag     Ab     1 bit of accumulator       N     Negative flag     Mb     1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -       | 5                                           |              |                                                    |
| V         Overflow flag         Ab         1 bit of accumulator           N         Negative flag         Mb         1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         | 5                                           |              |                                                    |
| N     Negative flag     Mb     1 bit of memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |                                             |              | , , ,                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1 .     |                                             |              |                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | N       | Negative flag                               |              | -                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |                                             | OP           | Opcode                                             |
| n Number of cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         |                                             |              | ,                                                  |
| # Number of bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |         |                                             | #            | Number of bytes                                    |

### 3.6 Mask ROM ordering method

## 3.6 Mask ROM ordering method

GZZ-SH07-90B < 39B0 >

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38254M4-XXXFP/GP MITSUBISHI ELECTRIC



Note : Please fill in all items marked \*.

|    |          | Company        |        | TEL |      |         | Submitted by | Supervisor |
|----|----------|----------------|--------|-----|------|---------|--------------|------------|
| *  | Customer | name           |        | ( ) | õ    | ature   |              |            |
| 76 | Casioner | Date<br>issued | Date : |     | Issu | signatu |              |            |

\* 1. Confirmation

407F16 408016

7FFD16

7FFE16

7FFF16

Specify the name of the product being ordered and the type of EPROMs submitted. Three EPROMs are required for each pattern.

C07F16

C08016

FFFD16

FFFE16

FFFF16

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

| Microcomputer name :              | M38254M4-XXXFP          | M38254M4-XXXGP                               |
|-----------------------------------|-------------------------|----------------------------------------------|
| Checksu                           | m code for entire EPROM | (hexadecimal notation)                       |
| ☐ 27256                           | 27512                   | In the address space of the microcomputer,   |
| EPROM address                     | EPROM address           | the internal ROM area is from address        |
| 000016 Product name               | 000016 Product name     | C08016 to FFFD16. The reset vector is stored |
| ASCII code :<br>000F16 'M38254M4' | 000F16 M38254M4 -'      | in addresses FFFC16 and FFFD16.              |
| 001016                            | 001016                  | ווו מטעופאפא דרדטוע מווע דרדטוע.             |

data ROM 16254 bytes

(1) Set the data in the unused area (the shaded area of the diagram) to "FF16".

data ROM 16254 bytes

(2) The ASCII codes of the product name "M38254M4-" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address |                                                      | Address |             |
|---------|------------------------------------------------------|---------|-------------|
| 000016  | 'M' = 4 D 16                                         | 000816  | '' = 2 D 16 |
| 000116  | '3' = 3 3 <sub>16</sub>                              | 000916  | FF 16       |
| 000216  | <b>'8' = 3 8</b> 16                                  | 000A16  | F F 16      |
| 000316  | <sup>2</sup> <sup>2</sup> <sup>2</sup> <sup>16</sup> | 000B16  | FF 16       |
| 000416  | '5' = 3 5 16                                         | 000C16  | FF 16       |
| 000516  | '4' = 3 4 16                                         | 000D16  | FF 16       |
| 000616  | 'M' = 4 D 16                                         | 000E16  | FF 16       |
| 000716  | '4' = 3 4 16                                         | 000F16  | FF 16       |

(1/2)

#### 3.6 Mask ROM ordering method

GZZ-SH07-90B < 39B0 >

#### Mask ROM number

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38254M4-XXXFP/GP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to set the start address of the assembler source program.

| EPROM type         | 27256                          | 27512                           |
|--------------------|--------------------------------|---------------------------------|
| The pseudo-command | *=∆\$8000<br>.BYTE∆ 'M38254M4' | *=∆\$0000<br>.BYTE∆ 'M38254M4–' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (100P6S for M38254M4-XXXFP) and attach it to the mask ROM confirmation form. M38254M4-XXXGP is specified to the standard mark.

| <b>※</b> | 3. | Usage | conditions |
|----------|----|-------|------------|
|----------|----|-------|------------|

Please answer the following questions about usage for use in our product inspection :

(1) How will you use the XIN-XOUT oscillator?

| Π | Ceramic resonator  | Quartz | crystal |
|---|--------------------|--------|---------|
|   | e cranne reconator |        | or youa |

 $\sim$ 

| External | clock | input |
|----------|-------|-------|
|----------|-------|-------|

Other (

1

MHZ

At what frequency?

(2) Which function will you use the pins P81/XCIN and P80/XCOUT as P81 and P80, or XCIN and XCOUT?

 $f(X_{IN}) =$ 

Ports P81 and P80 function XCIN and XCOUT function (external resonator)

#### ₩ 4. Comments

GZZ-SH07-91B < 39A0 >

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38254M4DXXXFP MITSUBISHI ELECTRIC

Mask ROM number



Note : Please fill in all items marked \*.

|   |          | Company        |        | TEL |   |                 | Submitted by | Supervisor |
|---|----------|----------------|--------|-----|---|-----------------|--------------|------------|
| * | Customer | name           |        | (   | ) | iance<br>lature |              |            |
|   |          | Date<br>issued | Date : |     |   | lssı<br>sigr    |              |            |

\* 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

Checksum code for entire EPROM



EPROM type (indicate the type used)



(1) Set the data in the unused area (the shaded area of the diagram) to "FF16".

(2) The ASCII codes of the product name "M38254M4D" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16.

The ASCII codes and addresses are listed to the right in hexadecimal notation.

Address Address 000016 'M' = 4 D 16 000816 'D' = 4 4 16 FF 16 '3' = 3 <u>3</u> 16 000116 000916 FF 16 '8' = 3 8 16 000A16 000218 000B16 FF 16 000316 '2' = 3 2 16 FF 16 000418 **'5' = 3 5** 16 000C16 FF 16 000516 **'4'** = 3 4 18 000D16 'M' = 4 D 16 FF 16 000618 000E16 000716 000F16 F F 16 '4' = 3 4 16

In the address space of the microcomputer,

the internal ROM area is from address

C08016 to FFFD16. The reset vector is stored

in addresses FFFC16 and FFFD16.

(1/2)

GZZ-SH07-91B < 39A0 >

|--|

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38254M4DXXXFP **MITSUBISHI ELECTRIC**

We recommend the use of the following pseudo-command to set the start address of the assembler source program.

| EPROM type         | 27256                           | 27512                             |
|--------------------|---------------------------------|-----------------------------------|
| The pseudo-command | *=∆\$8000<br>.BYTE∆ 'M38254M4D' | *=∆\$0000 •<br>.BYTE∆ 'M38254M4D' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed.

₩ 2. Mark specification

Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (100P6S for M38254M4DXXXFP) and attach it to the mask ROM confirmation form.

₩ 3. Usage conditions

Please answer the following questions about usage for use in our product inspection :

(1) How will you use the XIN-XOUT oscillator?

|  | Ceramic resonator | Quartz crystal |
|--|-------------------|----------------|
|--|-------------------|----------------|

Other (

At what frequency?

(2) Which function will you use the pins P81/XCIN and P80/XCOUT as P81 and P80, or XCIN and XCOUT?

f(XiN) =

Ports P81 and P80 function

XCIN and XCOUT function (external resonator)

MHZ

¥ 4. Comments

GZZ-SH04-638 < 1480 >

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38254M6-XXXFP/GP MITSUBISHI ELECTRIC

Mask ROM number



Note : Please fill in all items marked \*.

| * | Customer | Company<br>name | TEL ( ) | ance<br>ahire  | Submitted by | Supervisor |
|---|----------|-----------------|---------|----------------|--------------|------------|
| * | Customer | Date<br>issued  | Date :  | lissu<br>sinns |              |            |

\* 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

Microcomputer name : M38254M6-XXXFP M38254M6-XXXGP

Checksum code for entire EPROM

(hexadecimal notation)

EPROM type (indicate the type used)



- (1) Set the data in the unused area (the shaded area of the diagram) to "FF16".
- (2) The ASCII codes of the product name "M38254M6--" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

In the address space of the microcomputer,

the internal ROM area is from address

A08016 to FFFD16. The reset vector is stored

in addresses FFFC16 and FFFD16.

| Address |                         | Address |             |
|---------|-------------------------|---------|-------------|
| 000016  | 'M' = 4 D 16            | 000816  | '' = 2 D 16 |
| 000116  | '3' = 3 3 <sub>16</sub> | 000916  | FF 16       |
| 000216  | <b>'8' = 3 8</b> 16     | 000A16  | F F 16      |
| 000316  | '2' = 3 2 16            | 000B16  | FF 16       |
| 000416  | '5' = 3 5 16            | 000C16  | FF 16       |
| 000516  | '4' = 3 4 16            | 000D16  | FF 16       |
| 000616  | 'M' = 4 D 16            | 000E16  | FF 16       |
| 000716  | '6' = 3 6 16            | 000F16  | FF 16       |

(1/2)

GZZ-SH04-63B < 14B0 >

#### Mask ROM number

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38254M6-XXXFP/GP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to set the start address of the assembler source program.

| EPROM type         | 27256                           | 27512                          |
|--------------------|---------------------------------|--------------------------------|
| The pseudo-command | *=∆\$8000<br>.BYTE∆ 'M38254M6–' | *=∆\$0000<br>.BYTE∆ 'M38254M6' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed.

# 2. Mark specification

Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (100P6S for M38254M6-XXXFP) and attach it to the mask ROM confirmation form. M38254M6-XXXGP is specified to the standard mark.

₩ 3. Usage conditions

Please answer the following questions about usage for use in our product inspection :

(1) How will you use the XIN-XOUT oscillator?

|            | Ceramic resonator    |      | Quartz crystal | - 4 |
|------------|----------------------|------|----------------|-----|
|            | External clock input |      | Other (        | )   |
| At what fr | equency?             | f(Xi | N) =           | MHz |

(2) Which function will you use the pins P81/XCIN and P80/XCOUT as P81 and P80, or XCIN and XCOUT?

Ports P81 and P80 function

XCIN and XCOUT function (external resonator)

\* 4. Comments

GZZ-SH07-61B < 14A0 >

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38254M6DXXXFP MITSUBISHI ELECTRIC

Mask ROM number
Date :
Section head Supervisor
signature signature

Note : Please fill in all items marked #.

|   |          | Company        |        | TEL |               | Submitted by | Supervisor |
|---|----------|----------------|--------|-----|---------------|--------------|------------|
| * | Customer | name           |        | ()  | ance<br>ature |              |            |
| * | Customer | Date<br>Issued | Date : |     | lssu<br>signi |              |            |

\* 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted. Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

Checksum code for entire EPROM

(hexadecimal notation)

EPROM type (indicate the type used)



(1) Set the data in the unused area (the shaded area of the diagram) to "FF18".

(2) The ASCII codes of the product name "M38254M6D" must be entered in addresses 00001s to 00081s. And set the data "FF1s" in addresses 00091s to 000F1s.

The ASCII codes and addresses are listed to the right in hexadecimal notation.

Address Address 'D' = 4 4 16 000016 'M' = 4 D 16 000816 '3' = 3 3 16 000916 FF 16 000116 FF 16 000A16 000216 **'8' = 3 8** 16 000316 '2' = 3 2 16 000B16 FF 16 '5' = 3 <u>5</u> 16 FF 16 000C16 000416 FF 16 000516 '4' = 3 4 18 000D16 'M' = 4 D 16 000E16 FF 16 000616 000716 '6' = 3 6 16 000F16 FF 16

In the address space of the microcomputer,

the internal ROM area is from address

A08016 to FFFD16. The reset vector is stored

in addresses FFFC16 and FFFD16.

(1/2)

GZZ-SH07-61B < 14A0 >

#### Mask ROM number

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38254M6DXXXFP **MITSUBISHI ELECTRIC**

We recommend the use of the following pseudo-command to set the start address of the assembler source program.

| EPROM type         | 27256                           | 27512                           |
|--------------------|---------------------------------|---------------------------------|
| The pseudo-command | *=∆\$8000<br>.BYTE∆ 'M38254M6D' | *=∆\$0000<br>.BYTE∆ 'M38254M6D' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (100P6S for M38254M6DXXXFP) and attach it to the mask ROM confirmation form.

ℜ 3. Usage conditions

Please answer the following questions about usage for use in our product inspection :

- (1) How will you use the XIN-XOUT oscillator?
  - Quartz crystal Π Ceramic resonator

|  | External | clock | input |
|--|----------|-------|-------|
|--|----------|-------|-------|

- Other (

At what frequency?

(2) Which function will you use the pins P81/XCIN and P80/XCOUT as P81 and P80, or XCIN and XCOUT?

f(XiN) =

Ports P81 and P80 function

XCIN and XCOUT function (external resonator)

MHz

)

₩ 4. Comments

GZZ-SH06-64B < 2XB0 >

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38257M8-XXXFP/GP MITSUBISHI ELECTRIC

Mask ROM number



Note : Please fill in all items marked \*.

|   |          | Company        |        | TEL |   |               | Submitted by | Supervisor |
|---|----------|----------------|--------|-----|---|---------------|--------------|------------|
| * | Customer | name           |        | (   | ) | ance<br>ature |              |            |
|   |          | Date<br>issued | Date : |     |   | ussi<br>ngis  |              |            |

₩ 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

Microcomputer name :

M38257M8-XXXFP M38257M8-XXXGP







In the address space of the microcomputer, the internal ROM area is from address 808016 to FFFD16. The reset vector is stored in addresses FFFC16 and FFFD16.

- (1) Set the data in the unused area (the shaded area of the diagram) to "FF16".
- (2) The ASCII codes of the product name "M38257M8-" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address |                         | Address |              |
|---------|-------------------------|---------|--------------|
| 000016  | 'M' = 4 D 16            | 000816  | '-' = 2 D 16 |
| 000118  | '3' = 3 3 16            | 000916  | FF 16        |
| 000218  | '8' = 3 8 <sub>16</sub> | 000A16  | F F 16       |
| 000316  | '2' = 3 2 16            | 000B16  | FF 16        |
| 000416  | '5' = 3 5 16            | 000C16  | F F 16       |
| 000516  | '7' = 3 7 16            | 000D16  | F F 16       |
| 000616  | 'M' = 4 D 16            | 000E16  | FF 16        |
| 000716  | <b>'8' = 3 8</b> 16     | 000F16  | FF 18        |

(1/2)

GZZ-SH06-64B < 2XB0 >

#### Mask ROM number

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38257M8-XXXFP/GP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to set the start address of the assembler source program.

| EPROM type         | 27512                           |  |
|--------------------|---------------------------------|--|
| The pseudo-command | *=∆\$0000<br>.BYTE∆ 'M38257M8–' |  |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed.

⋇ 2. Mark specification

Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (100P6S for M38257M8-XXXFP) and attach it to the mask ROM confirmation form. M38257M8-XXXGP is specified to the standard mark.

#### ₩ 3. Usage conditions

Please answer the following questions about usage for use in our product inspection :

(1) How will you use the XIN-XOUT oscillator?

| Ceramic resonator    | Quartz crystal | . 4 |
|----------------------|----------------|-----|
| External clock input | Other (        |     |

At what frequency?

(2) Which function will you use the pins P81/XCIN and P80/XCOUT as P81 and P80, or XCIN and XCOUT?

f(XIN) =

Ports P81 and P80 function

Xcin and Xcout function (external resonator)

MHz

#### ₩ 4. Comments

GZZ-SH07-92B < 2XA0 >

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38257M8DXXXFP MITSUBISHI ELECTRIC

Mask ROM number

|   |          |                |        | No  | ote : F | leas  | e fill in all iten | ns marked <b>*</b> . |
|---|----------|----------------|--------|-----|---------|-------|--------------------|----------------------|
|   |          | Company        |        | TEL |         |       | Submitted by       | Supervisor           |
| * | Customer | name           |        | ( ) | ance    | ature |                    |                      |
|   |          | Date<br>issued | Date : |     | Issuan  | sign  |                    |                      |

\* 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted. Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

Checksum code for entire EPROM (hexadecimal notation)

EPROM type (indicate the type used)



In the address space of the microcomputer, the internal ROM area is from address 808016 to FFFD16. The reset vector is stored in addresses FFFC16 and FFFD16.

- (1) Set the data in the unused area (the shaded area of the diagram) to "FF16".
- (2) The ASCII codes of the product name "M38257M8D" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16.

The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address |                     | Address |              |
|---------|---------------------|---------|--------------|
| 000016  | 'M' = 4 D 16        | 000816  | 'D' = 4 4 18 |
| 000116  | '3' = 3 3 16        | 000916  | FF 16        |
| 000216  | <b>'8' = 3 8</b> 16 | 000A16  | FF 16        |
| 000316  | '2' = 3 2 16        | 000B16  | FF 16        |
| 000416  | '5' = 3 5 16        | 000C16  | F F 18       |
| 000518  | '7' = 3 7 16        | 000D16  | FF 16        |
| 000616  | 'M' = 4 D 16        | 000E16  | FF 16        |
| 000716  | '8' = 3 8 16        | 000F16  | FF 16        |

(1/2)

GZZ-SH07-92B < 2XA0 >

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M38257M8DXXXFP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to set the start address of the assembler source program.

| EPROM type         | 27512                           |
|--------------------|---------------------------------|
| The pseudo-command | *=∆\$0000<br>.BYTE∆ 'M38257M8D' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed.

₩ 2. Mark specification

Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (100P6S for M38257M8DXXXFP) and attach it to the mask ROM confirmation form.

| ⋇ | 3. | Usage | conditions |
|---|----|-------|------------|
|---|----|-------|------------|

Please answer the following questions about usage for use in our product inspection :

(1) How will you use the XIN-XOUT oscillator?

| Ceramic resonator    | Quartz crystal |
|----------------------|----------------|
| External clock input | 🗌 Other (      |
| At what frequency?   | f(Xin) = MHz   |

(2) Which function will you use the pins P81/XCIN and P80/XCOUT as P81 and P80, or XCIN and XCOUT?

Ports P81 and P80 function

XCIN and XCOUT function (external resonator)

\* 4. Comments

(2/2)

#### 3.7 Mark specification form

# 3.7 Mark specification form

#### 100P6S (100-PIN QFP) MARK SPECIFICATION FORM

Mitsubishi IC catalog name

Please choose one of the marking types below (A, B, C), and enter the Mitsubishi IC catalog name and the special mark (if needed).

A. Standard Mitsubishi Mark



B. Customer's Parts Number + Mitsubishi Catalog Name



Note1 : The mark field should be written right aligned. 2 : The fonts and size of characters are standard

- Mitsubishi type.
- C. Special Mark Required



- Customer's parts number

Note: The fonts and size of characters are standard Mitsubishi type.

Mitsubishi IC catalog name

Note3 : Customer's parts number can be up to 14 characters :

Only  $0 \sim 9$ ,  $A \sim Z$ , +, -,  $\checkmark$ , (, ), &,  $\bigcirc$ , . (period), and , (comma) are usable.

4 : If the Mitsubishi logo ★ is not required, check the box below.

&Mitsubishi logo is not required

- Note1 : If the special mark is to be printed, indicate the desired layout of the mark in the left figure. The layout will be duplicated as close as possible. Mitsubishi lot number (6-digit or 7-digit) and mask ROM number (3-digit) are always marked.
  - 2: If the customer's trade mark logo must be used in the special mark, check the box below. Please submit a clean original of the logo.

For the new special character fonts a clean font original (ideally logo drawing) must be submitted.

Special logo required

The standard Mitsubishi font is used for all characters except for a logo.

# 3.8 Package outlines



# **APPENDIX**

### 3.8 Package outlines



3.9 SFR allocation

## 3.9 SFR allocation

Γ

| _                    |                                         |        |                                             |
|----------------------|-----------------------------------------|--------|---------------------------------------------|
|                      | ort P0 (P0)                             |        | Timer X (low-order) (TXL)                   |
| 000116               |                                         |        | Timer X (high-order) (TXH)                  |
| 000216 P             | ort P1 (P1)                             | 002216 | Timer Y (low-order) (TYL)                   |
| 000316 P             | ort P1 output control register (P1C)    | 002316 | Timer Y (high-order) (TYH)                  |
| 000416 P             | ort P2 (P2)                             | 002416 | Timer 1 (T1)                                |
| 0005 <sub>16</sub> P | ort P2 direction register (P2D)         | 002516 | Timer 2 (T2)                                |
| 000616 P             | ort P3 (P3)                             | 002616 | Timer 3 (T3)                                |
| 000716               |                                         | 002716 | Timer X mode register (TXM)                 |
| 000816 P             | ort P4 (P4)                             | 002816 | Timer Y mode register (TYM)                 |
| 000916 P             | ort P4 direction register (P4D)         | 002916 | Timer 123 mode register (T123M)             |
| 000A16 P             | ort P5 (P5)                             | 002A16 | Clock output control register (TCON)        |
| 000B16 P             | ort P5 direction register (P5D)         | 002B16 |                                             |
| 000C16 P             | ort P6 (P6)                             | 002C16 |                                             |
| 000D16 P             | ort P6 direction register (P6D)         | 002D16 |                                             |
| 000E16 P             | ort P7 (P7)                             | 002E16 |                                             |
|                      | ort P7 direction register (P7D)         | 002F16 |                                             |
|                      | ort P8 (P8)                             | 003016 |                                             |
|                      | ort P8 direction register (P8D)         | 003116 |                                             |
| 001216               |                                         | 003216 |                                             |
| 001316               |                                         | 003316 |                                             |
| 001416               |                                         | 003416 | A-D control register (ADCON)                |
| 001516               |                                         | 003516 | A-D conversion register (AD)                |
| 001616 P             | ULL register A (PULLA)                  | 003616 |                                             |
|                      | ULL register B (PULLB)                  | 003716 |                                             |
| 001816 T             | ransmit/Receive buffer register (TB/RB) | 003816 | Segment output enable register (SEG)        |
| 001916 S             | erial I/O status register (SIOSTS)      | 003916 | LCD mode register (LM)                      |
| 001A16 S             | erial I/O control register (SIOCON)     | 003A16 | Interrupt edge selection register (INTEDGE) |
| 001B16 U             | ART control register (UARTCON)          | 003B16 | CPU mode register (CPUM)                    |
| 001C16 B             | aud rate generator (BRG)                | 003C16 | Interrupt request register 1(IREQ1)         |
| 001D <sub>16</sub>   |                                         | 003D16 | Interrupt request register 2(IREQ2)         |
| 001E16               |                                         | 003E16 | Interrupt control register 1(ICON1)         |
| 001F16               |                                         | 003F16 | Interrupt control register 2(ICON2)         |
|                      |                                         |        |                                             |
|                      |                                         |        |                                             |

# **APPENDIX**

### 3.10 Pin configuration

### 3.10 Pin configuration



Pin configuration of M38254M6-XXXFP

# **APPENDIX**

### 3.10 Pin configuration



Pin configuration of M38254M6-XXXGP



#### MITSUBISHI SEMICONDUCTORS USER'S MANUAL 3825 Group

Jul. First Edition 1995

Editioned by Committee of editing of Mitsubishi Semiconductor USER'S MANUAL

Published by Mitsubishi Electric Corp., Semiconductor Marketing Division

This book, or parts thereof, may not be reproduced in any form without permission of Mitsubishi Electric Corporation.

©1995 MITSUBISHI ELECTRIC CORPORATION

User's Manual 3825 Group

ohounced

# RenesasTechnologyCorp.

Nippon Bldg.,6-2,Otemachi 2-chome,Chiyoda-ku,Tokyo,100-0004 Japan

# **REVISION DESCRIPTION LIST**

# 3825 Group User's Manual

| Rev.<br>No. | Revision Description | Rev.<br>date |
|-------------|----------------------|--------------|
| 1.0         | First Edition        | 980220       |
|             | totannounced         |              |

# **MESC TECHNICAL NEWS**

No. M380-14-9907

Α

# Corrections and Supplementary Explanation for "3820/3822/3825 Group User's Manuals"

This news includes a few corrections and supplementary explanation for the following documents.

Please refer to the corrected information as shown below.

- User's Manual attaching this news
  - 3820 Group (Printed & PDF documents, 1995.7 issued, document number: H-EE367-A)
  - 3822 Group (Printed & PDF documents, 1995.3 issued, document number: H-ED347-A)
  - 3825 Group (Printed & PDF documents, 1995.7 issued, document number: H-EE379-A)

# Corrections and Supplementary Explanation for "3820/3822/3825 Group User's Manuals" No.1

| Daga                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Page                                                                                                                                         | Previous change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3820 Group User's Manual P2-66<br>3822 Group User's Manual P2-65<br>3825 Group User's Manual P2-65<br>(1) Timer X<br>■ Timer mode            | <ul> <li>[Notes on use]</li> <li>Notes 1: For using interrupt processing, set the following: <ul> <li>Before setting ① below, clear the timer X interrupt enable bit and the timer X interrupt request bit to "0".</li> <li>After setting ④ below, set the timer X interrupt enable bit to "1" (interrupts enabled).</li> </ul> </li> </ul>                                                                                                                                                                        |
|                                                                                                                                              | After change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                              | <ul> <li>[Notes on use]</li> <li>Notes 1: For using interrupt processing, set the following: <ul> <li>Before timer X stops counting (before setting ① below), clear the timer X interrupt enable bit to "0".</li> <li>After setting ③ below, clear the timer X interrupt request bit to "0" and next set the timer X interrupt enable bit to "1" (interrupt enabled).</li> <li>Set ④ last.</li> </ul> </li> </ul>                                                                                                  |
| 3820 Group User's Manual P2-67                                                                                                               | Previous change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| <ul> <li>3822 Group User's Manual P2-66</li> <li>3825 Group User's Manual P2-66</li> <li>(1) Timer X</li> <li>■ Pulse output mode</li> </ul> | <ul> <li>[Notes on use]</li> <li>Notes 1: For using interrupt processing, set the following:</li> <li>Before setting ① below, clear the interrupt enable bits (timer X or CNTR<sub>0</sub>) and the interrupt request bits (timer X or CNTR<sub>0</sub>) to "0".</li> <li>After setting ⑤ below, set the interrupt enable bits (timer X or CNTR<sub>0</sub>) to "1" (interrupts enabled).</li> </ul>                                                                                                               |
|                                                                                                                                              | After change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                              | <ul> <li>[Notes on use]</li> <li>Notes 1: For using interrupt processing, set the following: <ul> <li>Before timer X stops counting (before setting @ below), clear the interrupt enable bit (timer X or CNTR<sub>0</sub>) to "0".</li> <li>After setting @ below, clear the interrupt request bit (timer X or CNTR<sub>0</sub>) to "0" and next set the interrupt enable bit (timer X or CNTR<sub>0</sub>) to "1" (interrupt enabled).</li> <li>Set (ast.</li> </ul></li></ul>                                    |
| 3820 Group User's Manual P2-68                                                                                                               | Previous change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3822 Group User's Manual P2-67<br>3825 Group User's Manual P2-67<br>(1) Timer X<br>■ Event counter mode                                      | <ul> <li>[Notes on use]</li> <li>Notes 1: For using interrupt processing, set the following:</li> <li>Before setting ① below, clear the interrupt enable bits (timer X or CNTR<sub>0</sub>) and the interrupt request bits (timer X or CNTR<sub>0</sub>) to "0".</li> <li>After setting ⑤ below, set the interrupt enable bits (timer X or CNTR<sub>0</sub>) to "1" (interrupts enabled).</li> </ul>                                                                                                               |
|                                                                                                                                              | After change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                              | <ul> <li>[Notes on use]</li> <li>Notes 1: For using interrupt processing, set the following: <ul> <li>Before timer X stops counting (before setting <sup>®</sup> below), clear the interrupt enable bit (timer X or CNTR<sub>0</sub>) to "0".</li> <li>After setting <sup>@</sup> below, clear the interrupt request bit (timer X or CNTR<sub>0</sub>) to "0" and next set the interrupt enable bit (timer X or CNTR<sub>0</sub>) to "1" (interrupt enabled).</li> <li>Set <sup>®</sup> last.</li> </ul></li></ul> |

# Corrections and Supplementary Explanation for "3820/3822/3825 Group User's Manuals" No.2

| [Notes on use] Notes 1: For using interrupt processing, set the following: <ul> <li>Before setting ① below, clear the interrupt enable bits (timer X or CNTR<sub>0</sub>) and the interrupt request bits (timer X or CNTR<sub>0</sub>) to "0".</li> <li>After setting ⑤ below, set the interrupt enable bits (timer X or CNTR<sub>0</sub>) to "1" (interrupts enabled).</li> </ul> <b>After change</b> [Notes on use] Notes 1: For using interrupt processing, set the following: <ul> <li>Before timer X stops counting (before setting ② below), clear the interrupt enable bit (timer X or CNTR<sub>0</sub>) to "0".</li> <li>After setting ④ below, clear the interrupt request bit (timer X or CNTR<sub>0</sub>) to "0" and next set the interrupt enable bit (timer X or CNTR<sub>0</sub>) to "0" and next set the interrupt enable bit (timer X or CNTR<sub>0</sub>) to "1" (interrupt enabled).</li></ul> |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>[Notes on use]</li> <li>Notes 1: For using interrupt processing, set the following:         <ul> <li>Before timer X stops counting (before setting <sup>®</sup> below), clear the interrupt enable bit (timer X or CNTR<sub>0</sub>) to "0".</li> <li>After setting <sup>@</sup> below, clear the interrupt request bit (timer X or CNTR<sub>0</sub>) to "0" and next set the interrupt enable bit (timer X or</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| <ul> <li>Notes 1: For using interrupt processing, set the following:</li> <li>Before timer X stops counting (before setting 2 below), clear the interrupt enable bit (timer X or CNTR<sub>0</sub>) to "0".</li> <li>After setting 4 below, clear the interrupt request bit (timer X or CNTR<sub>0</sub>) to "0" and next set the interrupt enable bit (timer X or</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| •Set 5 last.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| <ul> <li>[Notes on use]</li> <li>Notes 1: For using interrupt processing, set the following: <ul> <li>Before setting ① below, clear the timer Y interrupt enable bit and the timer Y interrupt request bit to "0".</li> <li>After setting ④ below, set the timer Y interrupt enable bit to "1" (interrupts enabled).</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| After change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| <ul> <li>[Notes on use]</li> <li>Notes 1: For using interrupt processing, set the following: <ul> <li>Before timer Y stops counting (before setting 1 below), clear the timer Y interrupt enable bit to "0".</li> <li>After setting 3 below, clear the timer Y interrupt request bit to "0" and next set the timer Y interrupt enable bit to "1" (interrupt enabled).</li> <li>Set 4 last.</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Previous change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| After change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| <ul> <li>[Notes on use]</li> <li>Notes 1: For using interrupt processing, set the following: <ul> <li>Before timer Y stops counting (before setting @ below), clear the interrupt enable bit (timer Y or CNTR1) to "0".</li> <li>After setting ④ below, clear the interrupt request bit (timer Y or CNTR1) to "0" and next set the interrupt enable bit (timer Y or CNTR1) to "1" (interrupt enabled).</li> <li>Set ⑤ last.</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Previous change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| <ul> <li>[Notes on use]</li> <li>[Notes 1: For using interrupt processing, set the following:         <ul> <li>Before setting ① below, clear the interrupt enable bits (timer Y or CNTR1) and the interrupt request bits (timer Y or CNTR1) to "0".</li> <li>After setting ⑤ below, set the interrupt enable bits (timer Y or CNTR1) to "1" (interrupts enabled).</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| After change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| <ul> <li>[Notes on use]</li> <li>Notes 1: For using interrupt processing, set the following: <ul> <li>Before timer Y stops counting (before setting @ below), clear the interrupt enable bit (timer Y or CNTR1) to "0".</li> <li>After setting @ below, clear the interrupt request bit (timer Y or CNTR1) to "0" and next set the interrupt enable bit (timer Y or CNTR1) to "1" (interrupt enabled).</li> <li>Set (a last.</li> </ul></li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Corrections and Supplementary Explanation for "3820/3822/3825 Group User's Manuals" No.3

| Page                                                                                                                                                                                                                  | Previous change                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>3820 Group User's Manual P2-74</li> <li>3822 Group User's Manual P2-73</li> <li>3825 Group User's Manual P2-73</li> <li>(2) Timer Y</li> <li>■ Pulse width HL continu-<br/>ously measurement mode</li> </ul> | Notes 1: For using interrupt processing, set the following:                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                       | After change                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                       | <ul> <li>[Notes on use]</li> <li>Notes 1: For using interrupt processing, set the following: <ul> <li>Before timer Y stops counting (before setting <sup>(2)</sup> below), clear the interrupt enable bit (timer Y or CNTR1) to "0".</li> <li>After setting <sup>(3)</sup> below, clear the interrupt request bit (timer Y or CNTR1) to "0" and next set the interrupt enable bit (timer Y or CNTR1) to "1" (interrupt enabled).</li> <li>Set <sup>(5)</sup> last.</li> </ul></li></ul> |